## CMOS Programmable Timer High Voltage Types (20V Rating)

## Features

- Low Symmetrical Output Resistance, Typically $100 \Omega$ at $V_{D D}=15 \mathrm{~V}$
- Built-In Low-Power RC Oscillator
- Oscillator Frequency Range $\qquad$ DC to 100 kHz
- External Clock (Applied to Pin 3) can be Used Instead of Oscillator
- Operates as $2^{\mathrm{N}}$ Frequency Divider or as a SingleTransition Timer
- $\mathbf{Q} / \overline{\mathbf{Q}}$ Select Provides Output Logic Level Flexibility
- AUTO or MASTER RESET Disables Oscillator During Reset to Reduce Power Dissipation
- Operates With Very Slow Clock Rise and Fall Times
- Capable of Driving Six Low Power TTL Loads, Three Low-Power Schottky Loads, or Six HTL Loads Over the Rated Temperature Range
- Symmetrical Output Characteristics
- 100\% Tested for Quiescent Current at 20V
- 5V, 10V, and 15V Parametric Ratings
- Meets All Requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"


## Description

CD4541B programmable timer consists of a 16-stage binary counter, an oscillator that is controlled by external R-C components (2 resistors and a capacitor), an automatic power-on reset circuit, and output control logic. The counter increments on positive-edge clock transitions and can also be reset via the MASTER RESET input.

## Pinout

CD4541B
(CERDIP, PDIP, SOIC, SOP, TSSOP)


The output from this timer is the Q or $\overline{\mathrm{Q}}$ output from the 8th, 10th, 13th, or 16th counter stage. The desired stage is chosen using time-select inputs A and B (see Frequency Select Table).
The output is available in either of two modes selectable via the MODE input, pin 10 (see Truth Table). When this MODE input is a logic "1", the output will be a continuous square wave having a frequency equal to the oscillator frequency divided by $2^{N}$. With the MODE input set to logic "0" and after a MASTER RESET is initiated, the output (assuming Q output has been selected) changes from a low to a high state after $2^{\mathrm{N}-1}$ counts and remains in that state until another MASTER RESET pulse is applied or the MODE input is set to a logic " 1 ".
Timing is initialized by setting the AUTO RESET input (pin 5) to logic " 0 " and turning power on. If pin 5 is set to logic " 1 ", the AUTO RESET circuit is disabled and counting will not start until after a positive MASTER RESET pulse is applied and returns to a low level. The AUTO RESET consumes an appreciable amount of power and should not be used if low-power operation is desired. For reliable automatic power-on reset, $\mathrm{V}_{\mathrm{DD}}$ should be greater than 5 V .
The RC oscillator, shown in Figure 2, oscillates with a frequency determined by the RC network and is calculated using:
$\mathrm{f}=\frac{1}{2.3 \mathrm{R}_{\mathrm{TC}} \mathrm{C}_{\mathrm{TC}}}$
Where f is between 1 kHz and 100 kHz and $R_{S} \geq 10 \mathrm{k} \Omega$ and $\approx 2 R_{T C}$

## Ordering Information

| PART NUMBER | TEMP. RANGE <br> $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE |
| :--- | :---: | :--- |
| CD4541BF3A | -55 to 125 | 14 Ld CERDIP |
| CD4541BE | -55 to 125 | 14 Ld PDIP |
| CD4541BM | -55 to 125 | 14 Ld SOIC |
| CD4541BMT | -55 to 125 | 14 Ld SOIC |
| CD4541BM96 | -55 to 125 | 14 Ld SOIC |
| CD4541BNSR | -55 to 125 | 14 Ld SOP |
| CD4541BPW | -55 to 125 | 14 Ld TSSOP |
| CD4541BPWR | -55 to 125 | 14 Ld TSSOP |

NOTE: When ordering, use the entire part number. The suffixes 96 and $R$ denote tape and reel. The suffix $T$ denotes a small-quantity reel of 250 .

## Functional Diagram



FIGURE 1.
FREQUENCY SELECTION TABLE

| A | B | NO. OF <br> STAGES N | COUNT 2 $^{\mathbf{N}}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 13 | 8192 |
| 0 | 1 | 10 | 1024 |
| 1 | 0 | 8 | 256 |
| 1 | 1 | 16 | 65536 |

TRUTH TABLE

| PIN | STATE |  |
| :---: | :--- | :--- |
|  | $\mathbf{0}$ | $\mathbf{1}$ |
| 5 | Auto Reset On | Auto Reset Disable |
| 6 | Master Reset Off | Master Reset On |
| 9 | Output Initially Low After <br> Reset (Q) | Output Initially High After <br> Reset ( $\overline{\mathrm{Q}})$ |
| 10 | Single Transition Mode | Recycle Mode |



FIGURE 2. RC OSCILLATOR CIRCUIT

## Absolute Maximum Ratings

DC Supply - Voltage Range, $\mathrm{V}_{\mathrm{DD}}$
Voltages Referenced to $\mathrm{V}_{\text {SS }}$ Terminal ........... -0.5 V to +20 V
Input Voltage Range, All Inputs ................ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
DC Input Current, Any One Input . . . . . . . . . . . . . . . . . . . . . $\pm 10 \mathrm{~mA}$
Device Dissipation Per Output Transistor
For $\mathrm{T}_{\mathrm{A}}=$ Full Package Temperature Range
(All Package Types)
100 mW

## Operating Conditions

Temperature Range $\mathrm{T}_{\mathrm{A}}$
$-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Supply Voltage Range
For $\mathrm{T}_{\mathrm{A}}=$ Full Package Temperature Range . . . . . 3V (Min), 18V (Typ)

## Thermal Information

Package Thermal Impedance, $\theta_{\mathrm{JA}}$ (see Note 1)

| PDIP package | $80^{\circ} \mathrm{C} / \mathrm{W}$ |
| :---: | :---: |
| SOIC package | $86^{\circ} \mathrm{C} / \mathrm{W}$ |
| SOP package | $76^{\circ} \mathrm{C} / \mathrm{W}$ |
| TSSOP package | $113^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature (Plastic Package) | . $150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) |  |
| At Distance $1 / 16$ in $\pm 1 / 32$ in ( $1.59 \mathrm{~mm} \pm 0.79 \mathrm{~mm}$ ) from case for 10s Maximum . . . . . . . . . . . . . . . . (SOIC - Lead Tips Only) | $\ldots 265^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

## Electrical Specifications

| PARAMETER | CONDITIONS |  |  | LIMITS AT INDICATED TEMPERATURES ( ${ }^{\circ} \mathrm{C}$ ) |  |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{O}} \\ & \text { (V) } \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \\ & (\mathrm{~V}) \end{aligned}$ | $V_{D D}$ <br> (V) | -55 | -40 | 85 | 125 | 25 |  |  |  |
|  |  |  |  |  |  |  |  | MIN | TYP | MAX |  |
| Quiescent Device Current, (Note 2) IDD (Max) | - | 0, 5 | 5 | 5 | 5 | 150 | 150 | - | 0.04 | 5 | $\mu \mathrm{A}$ |
|  | - | 0, 10 | 10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | $\mu \mathrm{A}$ |
|  | - | 0, 15 | 15 | 20 | 20 | 600 | 600 | - | 0.04 | 20 | $\mu \mathrm{A}$ |
|  | - | 0,20 | 20 | 100 | 100 | 3000 | 3000 | - | 0.08 | 100 | $\mu \mathrm{A}$ |
| Output Low (Sink) Current loL (Min) | 0.4 | 0, 5 | 5 | 1.9 | 1.85 | 1.26 | 1.08 | 1.55 | 3.1 | - | mA |
|  | 0.5 | 0, 10 | 10 | 5 | 4.8 | 3.3 | 2.8 | 4 | 8 | - | mA |
|  | 1.5 | 0, 15 | 15 | 12.6 | 12 | 8.4 | 7.2 | 10 | 20 | - | mA |
| Output High (Source) <br> Current, IOH (Min) | 4.6 | 0, 5 | 5 | -1.9 | -1.85 | -1.26 | -1.08 | -1.55 | -3.1 | - | mA |
|  | 2.5 | 0, 5 | 5 | -6.2 | -6 | -4.1 | -3 | -5 | -10 | - | mA |
|  | 9.5 | 0, 10 | 10 | -5 | -4.8 | -3.3 | -2.8 | -4 | -8 | - | mA |
|  | 13.5 | 0, 15 | 15 | -12.6 | -12 | -8.4 | -7.2 | -10 | -20 | - | mA |
| Output Voltage: <br> Low-Level, VOL (Max) | - | 0, 5 | 5 | - | 0.05 |  |  | - | 0 | 0.05 | V |
|  | - | 0, 10 | 10 | - | 0.05 |  |  | - | 0 | 0.05 | V |
|  | - | 0,15 | 15 | - | 0.05 |  |  | - | 0 | 0.05 | V |
| Output Voltage: <br> High-Level, $\mathrm{V}_{\mathrm{OH}}$ (Min) | - | 0, 5 | 5 | - | 4.95 |  |  | 4.95 | 5 | - | V |
|  | - | 0, 10 | 10 | - | 9.95 |  |  | 9.95 | 10 | - | V |
|  | - | 0, 15 | 15 | - | 14.95 |  |  | 14.95 | 15 | - | V |
| Input Low Voltage, $\mathrm{V}_{\mathrm{IL}}$ (Max) | 0.5, 4.5 | - | 5 | - | 1.5 |  |  | - | - | 1.5 | V |
|  | 1,9 | - | 10 | - | 3 |  |  | - | - | 3 | V |
|  | 1.5, 13.5 | - | 15 | - | 4 |  |  | - | - | 4 | V |

Electrical Specifications (Continued)

| PARAMETER | CONDITIONS |  |  | LIMITS AT INDICATED TEMPERATURES ( ${ }^{\circ} \mathrm{C}$ ) |  |  |  |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{0}$ <br> (V) | $\mathrm{V}_{\text {IN }}$ <br> (V) | $V_{D D}$ <br> (V) | -55 | -40 | 85 | 125 | 25 |  |  |  |
|  |  |  |  |  |  |  |  | MIN | TYP | MAX |  |
| Input High Voltage, $\mathrm{V}_{\mathrm{IH}}$ (Min) | 0.5, 4.5 | - | 5 | - |  | 3.5 |  | 3.5 | - | - | V |
|  | 1, 9 | - | 10 | - |  | 7 |  | 7 | - | - | V |
|  | 1.5, 13.5 | - | 15 | - |  | 11 |  | 11 | - | - | V |
| Input Current, ${ }_{\text {IN }}$ (Max) | - | 0,18 | 18 | $\pm 0.1$ | $\pm 0.1$ | $\pm 1$ | $\pm 1$ | - | $\pm 10^{-5}$ | $\pm 0.1$ | $\mu \mathrm{A}$ |

NOTE:
2. With AUTO RESET enabled, additional current drain at $25^{\circ} \mathrm{C}$ is:
$7 \mu \mathrm{~A}$ (Typ), $200 \mu \mathrm{~A}$ (Max) at 5 V ;
$30 \mu \mathrm{~A}$ (Typ), $350 \mu \mathrm{~A}$ (Max) at 10 V ;
$80 \mu \mathrm{~A}$ (Typ), $500 \mu \mathrm{~A}$ (Max) at 15 V

Dynamic Electrical Specifications $T_{A}=25^{\circ} \mathrm{C}$, Input $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=200 \mathrm{k} \Omega$

| PARAMETER | SYMBOL | $\mathrm{V}_{\text {DD }}(\mathrm{V})$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay Times Clock to Q | $\left(2^{8}\right) t_{\text {PHL }}, t_{\text {PLH }}$ | 5 | - | 3.5 | 10.5 | $\mu \mathrm{s}$ |
|  |  | 10 | - | 1.25 | 3.8 | $\mu \mathrm{s}$ |
|  |  | 15 | - | 0.9 | 2.9 | $\mu \mathrm{s}$ |
|  | $\left(2^{16}\right) t_{\text {PHL }}, t_{\text {PLH }}$ | 5 | - | 6.0 | 18 | $\mu \mathrm{s}$ |
|  |  | 10 | - | 3.5 | 10 | $\mu \mathrm{s}$ |
|  |  | 15 | - | 2.5 | 7.5 | $\mu \mathrm{s}$ |
| Transition Time | ${ }^{\text {T }}$ HL | 5 | - | 100 | 200 | ns |
|  |  | 10 | - | 50 | 100 | ns |
|  |  | 15 | - | 40 | 80 | ns |
|  | ${ }_{\text {T }}{ }_{\text {HL }}$ | 5 | - | 180 | 360 | ns |
|  |  | 10 | - | 90 | 180 | ns |
|  |  | 15 | - | 65 | 130 | ns |
| MASTER RESET, CLOCK Pulse Width |  | 5 | 900 | 300 | - | ns |
|  |  | 10 | 300 | 100 | - | ns |
|  |  | 15 | 225 | 85 | - | ns |
| Maximum Clock Pulse Input Frequency | ${ }^{\mathrm{f}} \mathrm{CL}$ | 5 | - | 1.5 | - | MHz |
|  |  | 10 | - | 4 | - | MHz |
|  |  | 15 | - | 6 | - | MHz |
| Maximum Clock Pulse Input Rise or Fall time | $t_{r}, t_{f}$ | 5,10,15 | Unlimited |  |  | $\mu \mathrm{s}$ |

## CD4541B

## Digital Timer Application

A positive pulse on MASTER RESET resets the counters and latch. The output goes high and remains high until the number of pulses, selected by A and B, are counted. This circuit is retriggerable and is as accurate as the input frequency. If additional accuracy is desired, an external clock can be used on pin 3. A setup time equal to the width of the one-shot output is required immediately following initial power up, during which time the output will be high.


FIGURE 3. DIGITAL TIMER APPLICATION CIRCUIT

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CD4541BE | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| CD4541BEE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| CD4541BF | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 SNPB | N / A for Pkg Type |
| CD4541BF3A | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 SNPB | N / A for Pkg Type |
| CD4541BM | ACTIVE | SOIC | D | 14 | 50 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BM96 | ACTIVE | SOIC | D | 14 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BM96E4 | ACTIVE | SOIC | D | 14 | 2500 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BME4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BMT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br})$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BMTE4 | ACTIVE | SOIC | D | 14 | 250 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BNSR | ACTIVE | SO | NS | 14 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BNSRE4 | ACTIVE | SO | NS | 14 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BPW | ACTIVE | TSSOP | PW | 14 | 90 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BPWE4 | ACTIVE | TSSOP | PW | 14 | 90 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BPWR | ACTIVE | TSSOP | PW | 14 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| CD4541BPWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony ( Sb ) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.

D (R-PDSO-G14)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $.006(0,15)$ per end.
D Body width does not include interlead flash. Interlead flash shall not exceed $.017(0,43)$ per side.
E. Reference JEDEC MS-012 variation AB.

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.


| PIMS $^{* *}$ | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,10 | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 2,90 | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation.

Resale of Tl products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Applications

| Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio |
| :--- | :--- | :--- | :--- |
| Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive |
| DSP | dsp.ti.com | Broadband | www.ti.com/broadband |
| Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol |
| Logic | logic.ti.com | Military | www.ti.com/military |
| Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security |
| Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony |
|  |  | Video \& Imaging | www.ti.com/video |
|  | Wireless | www.ti.com/wireless |  |

[^0]Copyright © 2006, Texas Instruments Incorporated


[^0]:    Mailing Address: Texas Instruments
    Post Office Box 655303 Dallas, Texas 75265

