

#### **DC Brushless Motor Driver Series**

# Built-in Speed Control, 3 Hall Sensors Three-Phase Brushless Motor Pre-Driver

#### **BM62350MUV**

#### **General Description**

BM62350MUV is the pre-driver IC of sine wave drive for three-phase brushless motor driver that supports 24 V power supply controlling the motor driver constructed in external FETs. It detects a rotor position by 3 Hall sensors. In addition, it has a speed feedback control function, and controls output PWM Duty by adjusting the rotational frequency characteristics for the input PWM signal and the rotational frequency affected from motor.

## **Key Specifications**

Operating Supply Voltage Range: 8 V to 28 V
 Output PWM Frequency: 40 kHz (Typ)
 Standby Current: 0.6 mA (Typ)
 Operating Temperature Range: -40 °C to +105 °C

**Package** W (Typ) x D (Typ) x H (Max) VQFN032V5050 5.00 mm x 5.00 mm x 1.00 mm

#### **Features**

- Speed Control on PWM Duty Input
- External Output FET Nch+Nch
- Built-in Boost Voltage Circuit
- 3 Hall Sine Wave Drive
- Automatic Lead Angle Control
- Motor Pole Select Function
- Soft Start Function
- Current Limit Function
- Power Save Function
- Direction of Rotation Setting
- Short Brake Control
- Speed Feedback Control
- Able to set Motor Rotation Speed Table and Various Parameters with the built-in OTP
- Built-in Several Protection Functions (Motor Lock Protection [MLP], High Speed Rotation Protection, Over Voltage Lock Out [OVLO], Under Voltage Lock Out [UVLO], Thermal Shutdown [TSD], Over Current Protection [OCP])

# FORTH PROPERTY.

#### **Application**

- Fan Motor
- Other General Consumer Equipment

#### **Typical Application Circuit**



OProduct structure : Silicon integrated circuit OThis product has no designed protection against radioactive rays

# **Contents**

| General Description                        | 1  |
|--------------------------------------------|----|
| Features                                   | 1  |
| Application                                | 1  |
| Typical Application Circuit                | 1  |
| Key Specifications                         | 1  |
| Package                                    | 1  |
| Contents                                   | 2  |
| Pin Configurations                         | 3  |
| Pin Descriptions                           | 3  |
| Block Diagram                              | 4  |
| Absolute Maximum Ratings                   | 5  |
| Thermal Resistance                         | 6  |
| Recommended Operating Conditions           | 6  |
| Electrical Characteristics                 | 7  |
| Application Example                        | 9  |
| Board Design Note                          | 9  |
| Description of Pin Functions               | 10 |
| Description of Operations                  | 12 |
| Thermal Resistance Model                   | 22 |
| I/O Equivalence Circuits                   | 23 |
| Operational Notes                          | 24 |
| Ordering Information                       | 26 |
| Marking Diagram                            | 26 |
| Physical Dimension and Packing Information | 27 |
| Revision History                           | 28 |

#### **Pin Configurations**



**Pin Descriptions** 

| Pin No.      | Pin Name | Function                                                      | Pin No. | Pin Name | Function                                   |
|--------------|----------|---------------------------------------------------------------|---------|----------|--------------------------------------------|
| 1            | VREG50   | Standard voltage output                                       | 17      | V        | V phase external FET output feedback input |
| 2            | VREG15   | Internal power supply output for logic circuit                | 18      | VH       | V phase<br>High side pre-driver output     |
| 3            | BRK      | Brake control / SPI communication data input-output           | 19      | UL       | U phase<br>Low side pre-driver output      |
| 4            | FR       | Rotation direction setting                                    | 20      | U        | U phase external FET output feedback input |
| 5            | SS_SEL   | Soft Start setting                                            | 21      | UH       | U phase<br>High side pre-driver output     |
| 6            | POLE_SEL | Motor Pole setting                                            | 22      | VG       | Boost output                               |
| 7            | PWMB     | PWM input (negative logic) /<br>SPI communication clock input | 23      | VCC      | Power supply                               |
| 8            | SPI_EN   | SPI communication setting                                     | 24      | CP2      | Capacitor connection for boost 2           |
| 9            | PS       | Power Save input                                              | 25      | CP1      | Capacitor connection for boost 1           |
| 10           | GND      | Ground                                                        | 26      | HWN      | W phase Hall input -                       |
| 11           | RCL      | Output current detection voltage input                        | 27      | HWP      | W phase Hall input +                       |
| 12           | FGO      | Rotating speed pulse signal output                            | 28      | HVN      | V phase Hall input -                       |
| 13           | WL       | W phase<br>Low side pre-driver output                         | 29      | HVP      | V phase Hall input +                       |
| 14           | W        | W phase external FET output feedback input                    | 30      | HUN      | U phase Hall input -                       |
| 15           | WH       | W phase<br>High side pre-driver output                        | 31      | HUP      | U phase Hall input +                       |
| 16           | VL       | V phase<br>Low side pre-driver output                         | 32      | N.C.     | N.C. (Open)                                |
| Back<br>Side | EXP-PAD  | Connect the EXP-PAD to the GND.                               |         |          |                                            |

#### **Block Diagram**



Absolute Maximum Ratings (Ta= 25 °C)

| Parameters                                                             | Symbol              | Rating      | Unit |
|------------------------------------------------------------------------|---------------------|-------------|------|
| Power Supply Voltage (VCC)                                             | Vcc                 | 33          | V    |
| VG Voltage                                                             | $V_{G}$             | 40          | V    |
| Pre-driver High Side Output Voltage (UH, VH, WH)                       | V <sub>OH</sub>     | 40          | V    |
| Pre-driver Low Side Output Voltage (UL, VL, WL)                        | V <sub>OL</sub>     | 12          | V    |
| Pre-driver Output-current (consecutive) (UH, VH, WH, UL, VL, WL)       | I <sub>OMAX1</sub>  | ±10         | mA   |
| Pre-driver Output-current <sup>(Note 1)</sup> (UH, VH, WH, UL, VL, WL) | I <sub>OMAX2</sub>  | ±150        | mA   |
| External FET Output Feedback Voltage (U, V, W)                         | $V_{FBI}$           | 33          | V    |
| FGO Pin Voltage                                                        | $V_{FGO}$           | 30          | V    |
| FGO Pin Current                                                        | I <sub>FGO</sub>    | 10          | mA   |
| VREG50 Pin Current                                                     | I <sub>VREG50</sub> | -30         | mA   |
| RCL Pin Voltage                                                        | V <sub>RCL</sub>    | 4.5         | V    |
| Control Input Pin Voltage <sup>(Note 2)</sup>                          | V <sub>IN1</sub>    | 7           | V    |
| Hall Input Pin Voltage <sup>(Note 3)</sup>                             | V <sub>IN2</sub>    | 7           | V    |
| Maximum Junction Temperature                                           | Tjmax               | 150         | °C   |
| Storage Temperature Range                                              | Tstg                | -55 to +150 | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

<sup>(</sup>Note 1) Pulse Width  $\leq$  1 µs, Pulse Duty  $\leq$  10 %. (Note 2) The SS\_SEL, POLE\_SEL, PWMB, PS, BRK, FR, SPI\_EN pins. (Note 3) The HUP, HUN, HVP, HVN, HWP, HWN pins.

# Thermal Resistance<sup>(Note 4)</sup>

| Darameter                                                      | Cumbal        | Thermal Res            | Unit                     |       |  |
|----------------------------------------------------------------|---------------|------------------------|--------------------------|-------|--|
| Parameter                                                      | Symbol        | 1s <sup>(Note 6)</sup> | 2s2p <sup>(Note 7)</sup> | Offic |  |
| VQFN032V5050                                                   |               |                        |                          |       |  |
| Junction to Ambient                                            | $\theta_{JA}$ | 138.9                  | 39.1                     | °C/W  |  |
| Junction to Top Characterization Parameter <sup>(Note 5)</sup> | $\Psi_{JT}$   | 11                     | 5                        | °C/W  |  |

(Note 4) Based on JESD51-2A (Still-Air).

(Note 5) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 6) Using a PCB board based on JESD51-3.

(Note 7) Using a PCB board based on JESD51-5, 7.

| (Note 1) Using a 1 CD board based    | 0113E3D31-3, 7. |                              |            | i                |                     |           |
|--------------------------------------|-----------------|------------------------------|------------|------------------|---------------------|-----------|
| Layer Number of<br>Measurement Board | Material        | Board Size                   |            |                  |                     |           |
| Single                               | FR-4            | 114.3 mm x 76.2 mm x         | x 1.57 mmt |                  |                     |           |
| Тор                                  |                 |                              |            |                  |                     |           |
| Copper Pattern                       | Thickness       |                              |            |                  |                     |           |
| Footprints and Traces                | 70 µm           |                              |            |                  |                     |           |
| Layer Number of                      | Material        | D 1 0:                       |            | Thermal \        | /ia <sup>(Noi</sup> | te 8)     |
| Measurement Board                    | Material        | Board Size                   |            | Pitch            |                     | Diameter  |
| 4 Layers                             | FR-4            | 114.3 mm x 76.2 mm x 1.6 mmt |            | 1.20 mm          | Ф                   | 0.30 mm   |
| Тор                                  |                 | 2 Internal Layers            |            | Botto            | om                  |           |
| Copper Pattern                       | Thickness       | Copper Pattern               | Thickness  | Copper Pattern   | 1                   | Thickness |
| Footprints and Traces                | 70 µm           | 74.2 mm x 74.2 mm            | 35 µm      | 74.2 mm x 74.2 m | nm                  | 70 µm     |

<sup>(</sup>Note 8) This thermal via connects with the copper pattern of all layers.

#### **Recommended Operating Conditions**

| Parameters                                    | Symbol           | Min | Тур  | Max          | Unit |
|-----------------------------------------------|------------------|-----|------|--------------|------|
| Operation Temperature                         | Topr             | -40 | +25  | +105         | °C   |
| Operating Supply Voltage (VCC)                | Vcc              | 8.0 | 24.0 | 28.0         | V    |
| Control Input Pin Voltage <sup>(Note 9)</sup> | V <sub>IN1</sub> | 0   | -    | $V_{VREG50}$ | V    |

(Note 9) The SS\_SEL, POLE\_SEL, PWMB, BRK, FR, SPI\_EN pins.

Electrical Characteristics (Unless otherwise specified V<sub>CC</sub>=24 V Ta=25 °C)

| ctrical Orial actoristics (Ori           | iiooo otiiio         | Wice opeci.              | 100 100 1            | · 'u0                    |                   |                                                          |
|------------------------------------------|----------------------|--------------------------|----------------------|--------------------------|-------------------|----------------------------------------------------------|
| Parameters                               | Symbol               | Min                      | Тур                  | Max                      | Unit              | Conditions                                               |
| <whole></whole>                          |                      |                          |                      |                          |                   |                                                          |
| Circuit Current                          | Icc                  | -                        | 14                   | 28                       | mA                | PS=0 V                                                   |
| Standby Current                          | I <sub>STBY</sub>    | -                        | 0.6                  | 1.2                      | mA                | PS=5 V                                                   |
| VREG50 Voltage                           | V <sub>VREG50</sub>  | 4.5                      | 5.0                  | 5.5                      | V                 | Io=-10 mA                                                |
| VREG15 Voltage                           | V <sub>VREG15</sub>  | 1.35                     | 1.50                 | 1.65                     | V                 |                                                          |
| <boost circuit=""></boost>               |                      |                          |                      |                          |                   |                                                          |
| VG Voltage                               | $V_{G}$              | V <sub>CC</sub> +6.6     | V <sub>CC</sub> +7.5 | V <sub>CC</sub> +8.4     | V                 |                                                          |
| <pre-driver output=""></pre-driver>      |                      |                          |                      |                          |                   |                                                          |
| High Side Output<br>High Voltage         | V <sub>OHH</sub>     | V <sub>G</sub> -0.2      | V <sub>G</sub> -0.1  | $V_{G}$                  | V                 | I <sub>O</sub> =-5 mA                                    |
| High Side Output<br>Low Voltage          | V <sub>OHL</sub>     | 0                        | 0.1                  | 0.2                      | V                 | I <sub>O</sub> =+5 mA                                    |
| Low Side Output<br>High Voltage          | V <sub>OLH</sub>     | 8.0                      | 9.0                  | 10.0                     | V                 | I <sub>O</sub> =-5 mA                                    |
| Low Side Output<br>Low Voltage           | V <sub>OLL</sub>     | 0                        | 0.1                  | 0.2                      | V                 | I <sub>O</sub> =+5 mA                                    |
| Dead Time                                | t <sub>DT</sub>      | 0.2                      | 0.3                  | 0.4                      | μs                |                                                          |
| Output PWM Frequency                     | f <sub>PWM</sub>     | 36                       | 40                   | 44                       | kHz               |                                                          |
| <hall input=""></hall>                   |                      |                          |                      |                          |                   |                                                          |
| Input Bias Current                       | I <sub>HALL</sub>    | -2.0                     | -0.1                 | +2.0                     | μΑ                | HUP=0 V, HUN=0 V<br>HVP=0 V, HVN=0 V<br>HWP=0 V, HWN=0 V |
| Common Mode Input<br>Voltage Range       | V <sub>HALLCM</sub>  | 0                        | -                    | V <sub>VREG50</sub> -1.7 | ٧                 |                                                          |
| Input Voltage Range                      | $V_{HALLRNG}$        | 0                        | -                    | $V_{VREG50}$             | V                 |                                                          |
| Minimum Input Voltage                    | V <sub>HALLMIN</sub> | 50                       | -                    | -                        | $mV_{P\text{-}P}$ |                                                          |
| Hall Input Hysteresis Level +            | V <sub>HYSP</sub>    | 2                        | 12                   | 22                       | mV                |                                                          |
| Hall Input Hysteresis Level -            | V <sub>HYSN</sub>    | -22                      | -12                  | -2                       | mV                |                                                          |
| <ps></ps>                                |                      |                          |                      |                          |                   |                                                          |
| Input Current                            | I <sub>PS</sub>      | -82.5                    | -55.0                | -27.5                    | μΑ                | PS=0 V                                                   |
| Input High Voltage                       | V <sub>STBY</sub>    | 3.8                      | -                    | 5.0                      | >                 | Power Save                                               |
| Input Low Voltage                        | $V_{ENA}$            | 0                        | -                    | 0.5                      | V                 | Drive                                                    |
| <fr></fr>                                |                      |                          |                      |                          |                   |                                                          |
| Input Current                            | I <sub>FR</sub>      | 25                       | 50                   | 75                       | μΑ                | FR=V <sub>VREG50</sub>                                   |
| Input High Voltage                       | $V_{FRH}$            | V <sub>VREG50</sub> -1.2 | -                    | $V_{VREG50}$             | V                 | $U \rightarrow V \rightarrow W$                          |
| Input Low Voltage                        | $V_{FRL}$            | 0                        | -                    | 0.8                      | V                 | $U \rightarrow W \rightarrow V$                          |
| <brk></brk>                              |                      |                          |                      |                          |                   |                                                          |
| Input Current                            | I <sub>BRK</sub>     | 25                       | 50                   | 75                       | μΑ                | BRK=V <sub>VREG50</sub>                                  |
| Input High Voltage                       | $V_{BRKH}$           | V <sub>VREG50</sub> -1.2 | -                    | $V_{VREG50}$             | V                 | Short brake                                              |
| Input Low Voltage                        | $V_{BRKL}$           | 0                        | -                    | 0.8                      | V                 | Drive                                                    |
| <spi_en></spi_en>                        |                      | •                        | •                    |                          |                   |                                                          |
| Input High Voltage                       | V <sub>SPI_ENH</sub> | V <sub>VREG50</sub> -1.0 | -                    | $V_{VREG50}$             | V                 | OTP write mode                                           |
| Input Low Voltage                        | V <sub>SPI_ENL</sub> | 0                        | -                    | 0.8                      | V                 | Drive mode                                               |
| or parameters involving current positive |                      |                          |                      |                          |                   | f th 10                                                  |

For parameters involving current, positive notation means inflow of current to the IC while negative notation means outflow of current from the IC.

Electrical Characteristics - Continued (Unless otherwise specified Vcc=24 V Ta=25 °C)

|                                                                                                                                   |                     | 1                        |                      |                      |      | ,                           |
|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|----------------------|----------------------|------|-----------------------------|
| Parameters                                                                                                                        | Symbol              | Min                      | Тур                  | Max                  | Unit | Conditions                  |
| <control input:="" po<="" ss_sel,="" td=""><td>LE_SEL&gt;</td><td></td><td>l</td><td></td><td>1</td><td></td></control>           | LE_SEL>             |                          | l                    |                      | 1    |                             |
| Input Current                                                                                                                     | I <sub>IN</sub>     | -1.2                     | -                    | +1.2                 | μA   |                             |
| <speed control="" input:="" pwm<="" td=""><td>B&gt;</td><td></td><td></td><td></td><td></td><td></td></speed>                     | B>                  |                          |                      |                      |      |                             |
| Input Current                                                                                                                     | I <sub>PWMB</sub>   | -75                      | -50                  | -25                  | μA   | PWMB=0 V                    |
| Input High Voltage                                                                                                                | V <sub>PWMBH</sub>  | V <sub>VREG50</sub> -1.2 | -                    | $V_{VREG50}$         | V    |                             |
| Input Low Voltage                                                                                                                 | V <sub>PWMBL</sub>  | 0                        | -                    | 0.8                  | V    |                             |
| Input Frequency Range                                                                                                             | f <sub>PWMB</sub>   | 1                        | -                    | 50                   | kHz  |                             |
| <fgo output=""></fgo>                                                                                                             |                     |                          |                      |                      |      |                             |
| Output Low Voltage                                                                                                                | $V_{FGOL}$          | 0                        | 0.1                  | 0.3                  | V    | I <sub>FGO</sub> =+3 mA     |
| Output Leak Current                                                                                                               | I <sub>FGLEAK</sub> | -                        | -                    | 1                    | μA   | FGO=30 V                    |
| <current limit:="" rcl=""></current>                                                                                              |                     |                          |                      |                      |      |                             |
| Input Current                                                                                                                     | I <sub>RCL</sub>    | -35                      | -20                  | -10                  | μA   | RCL=0 V                     |
| Current Limit Detect Voltage                                                                                                      | V <sub>CL</sub>     | 0.18                     | 0.20                 | 0.22                 | V    |                             |
| <uvlo></uvlo>                                                                                                                     |                     |                          |                      |                      |      |                             |
| VCC UVLO Release Voltage                                                                                                          | V <sub>UVH</sub>    | 6.5                      | 7.0                  | 7.5                  | V    |                             |
| VCC UVLO Lockout Voltage                                                                                                          | V <sub>UVL</sub>    | 5.5                      | 6.0                  | 6.5                  | V    |                             |
| VG UVLO Voltage                                                                                                                   | $V_{UVVG}$          | V <sub>CC</sub> +2.0     | V <sub>CC</sub> +3.0 | V <sub>CC</sub> +4.0 | V    |                             |
| <0VL0>                                                                                                                            |                     |                          | <u> </u>             |                      |      |                             |
| OVLO Release Voltage                                                                                                              | V <sub>OVL</sub>    | 28.5                     | 30.0                 | 31.5                 | V    |                             |
| OVLO Lockout Voltage                                                                                                              | V <sub>OVH</sub>    | 29.5                     | 31.0                 | 32.5                 | V    |                             |
| <motor lock="" protection,="" sev<="" td=""><td>eral Prote</td><td>ctions&gt;</td><td>•</td><td>•</td><td>•</td><td></td></motor> | eral Prote          | ctions>                  | •                    | •                    | •    |                             |
| Motor Lock Protection Detect Time                                                                                                 | t <sub>LK_DET</sub> | 0.45                     | 0.50                 | 0.55                 | s    |                             |
| Protect Time                                                                                                                      | t <sub>LK_PRT</sub> | 4.5                      | 5.0                  | 5.5                  | S    | Several Protections (Note 1 |
|                                                                                                                                   |                     |                          |                      |                      |      |                             |

For parameters involving current, positive notation means inflow of current to the IC while negative notation means outflow of current from the IC. (Note 10) Motor Lock Protection (MLP), High Speed Rotation Protection, Over Voltage Lock Out (OVLO), Thermal Shutdown (TSD), Over Current Protection (OCP).

#### **Application Example**



#### **Board Design Note**

- 1. The IC power supply, the IC ground, the motor outputs and the motor ground lines are made as wide as possible.
- 2. The IC ground is arranged to the ground connector of PCB as close as possible.
- 3. The bypass capacitors connected to the VCC pin and external FETs are placed as close as possible to the VCC pin and external FETs.

#### **Description of Pin Functions**

- 1. Power Supply Pin (VCC)
  - In order to decrease the AC impedance in wide frequency bandwidth, place a ceramic capacitor (0.01 μF to 0.1 μF) in parallel with the electrolytic capacitor.
  - The motor's Back EMF and PWM switching noise may affect the VCC pin voltage. To regulate or stabilize the V<sub>CC</sub> voltage supply, place the bypass capacitor to the IC pin as close as possible. Increase the value of the bypass capacitor if the IC needs to drive higher current or if it is experiencing higher Back EMF. V<sub>CC</sub> must not exceed the absolute maximum ratings. It is effective to add a zener diode not exceeding the absolute maximum ratings. Take note that reversing the voltages of the VCC and the GND may destroy the IC.

#### 2. Ground Pin (GND)

The GND must have impedance as low as possible and must always be maintained as the lowest voltage potential. This is to reduce the noise caused by the switching current, and to make the internal standard voltages stable. Avoid having common impedance with other devices' GND line.

#### 3. Boost Pins (CP1, CP2, VG)

Built-in charge pump circuit (for High side external FET drive) generates boost voltage  $V_G=V_{CC}+7.5$  V (Typ) by connecting capacitor between the CP1 pin and the CP2 pin and between the VG pin and the VCC pin. It is recommended to use capacitor 0.1  $\mu$ F or more.

#### 4. High Side Pre-driver Output Pins (UH, VH, WH)

The external FET high side gate drive voltage is  $V_{CC}$ +7.5 V (Typ). Note that 100 k $\Omega$  (Typ) resistor is built between these pins (UH, VH, WH) and the FET output feedback pins (U, V, W) on each phase.

#### 5. Low Side Pre-driver Output Pins (UL, VL, WL)

The external FET low side gate drive voltage is 9.0V (Typ). Note that 1000 k $\Omega$  (Typ) resistor is built between these pins (UL, VL, WL) and the GND on each phase.

#### 6. External FET Output Feedback Input Pins (U, V, W)

Connect these pins to the source side of external High side FET. High side FET driver circuit generates High side pre-driver output voltage based on this pin. Do not leave this pin open, because the voltage higher than expected can be applied to the High side FET and cause destruction. Also, this pin can swing the GND potential or less under the influence of Back EMF by the motor, and cause malfunction or destruction if it reaches -2 V or less. Preventive measures, such as inserting schottky diodes to the GND, can avoid such unexpected IC destruction.

#### Regulator Output Pins (VREG50, VREG15)

The VREG50 pin is 5.0 V (Typ) for standard voltage output, and the VREG15 pin is 1.5 V (Typ) for internal power supply output for logic circuit. It is recommended to connect 0.1  $\mu$ F to 1  $\mu$ F capacitor to each pin. When using the VREG50 pin as power supply for Hall device bias, be careful that the drain current from the VREG50 pin does not exceed the absolute maximum ratings. And connect nothing to the VREG15 pin except a capacitor.

#### 8. Power Save Pin (PS)

The PS pin controls ON/OFF state on each phase output (Negative logic). The Power Save state has priority of turning off regulator output (VREG50, VREG15) over other control input signals. Furthermore, the PS pin is pulled up to internal power supply by 101 k $\Omega$  (Typ) resistor.

Table 1. PS Pin Setting Table

| PS pin Setting | Function   |
|----------------|------------|
| Low            | Drive      |
| High / Open    | Power Save |

#### Motor Pole Setting Pin (POLE\_SEL)

Motor Pole can be set at the POLE\_SEL pin by applying the appropriate voltage via resistive voltage dividers from VREG50 (5 V [Typ]). High accuracy is needed for setting, and it is recommended to use 5 % or less precision resistors. Refer to P. 17 regarding the Motor Pole setting method.

#### 10. Soft Start Setting Pin (SS\_SEL)

This IC sets Soft Start step time at the SS\_SEL pin by applying the appropriate voltage via resistive voltage dividers from VREG50 (5 V [Typ]). High accuracy is needed for setting, and it is recommended to use 1 % or less precision resistors. Refer to P. 16 regarding the time setting method of Soft Start.

#### **Description of Pin Functions - Continued**

#### 11. Speed Control Input Pin (PWMB)

The PWM signal Duty for the PWMB pin can control motor speed (Negative logic). The PMWB pin is pulled up to VREG50 by 100 k $\Omega$  (Typ) resistor. Refer to P. 19 regarding the rotation speed setting of Speed feedback control.

#### 12. Hall Input Pins (HUP, HUN, HVP, HVN, HWP, HWN)

- Hall comparator is designed with hysteresis (±12 mV [Typ]) in order to prevent malfunction due to noise.
- Case of Hall element: Set the bias current for the Hall element so that the amplitude of Hall input voltage is the minimum input voltage (V<sub>HALLMIN</sub>) or more. It is recommended to connect a ceramic capacitor with about 100 pF to 0.01 μF value between the differential input pins of the Hall comparator. Hall comparator has common mode input voltage range (V<sub>HALLCM</sub>). Set the bias voltage within the V<sub>HALLCM</sub>.
- Case of Hall IC: Connect the HUP pin, the HVP pin and the HWP pin to each output of Hall ICs and input within the input voltage range (V<sub>HALLRNG</sub>). If the output of the Hall IC is an open drain, pull up it to VREG50 voltage by external resistance. Input a reference voltage within V<sub>HALLCM</sub> into the HUN pin, the HVN pin and the HWN pin (e.g., input a half voltage of VREG50 voltage).

#### 13. Output Current Detect Pin (RCL)

The RCL pin is an input pin for the current limit comparator. Take into consideration the wiring pattern on the PCB to reduce noise when designing PCB layout. Note that the RCL pin is pulled up to VREG50 by 250 k $\Omega$  (Typ) resistor.

#### 14. FG Output Pin (FGO)

The FGO pin outputs FG signal that is generated by Hall signal. No output in Power Save mode. The FGO pin is open drain output, so this pin must be pulled up to external voltage by 10 k $\Omega$  to 100 k $\Omega$  resistor. Note that FGO voltage and current should not exceed the maximum absolute ratings.

#### 15. SPI Communication Setting Pin (SPI\_EN)

When the SPI\_EN pin is connected to VREG50, the BRK pin and the PWMB pin are switched to SPI communication pins. Refer to the Application Note about OTP Writing Application Circuit using SPI communication. When you do not use SPI communication, connect the SPI\_EN pin to the GND. The SPI\_EN pin is pulled down by 61.5 k $\Omega$  (Typ) resistor.

#### 16. Rotation Direction Setting Pin (FR)

The FR pin controls rotational direction change. Phase driving sequence is  $U \rightarrow V \rightarrow W$  when FR=High, and  $U \rightarrow W \rightarrow V$  when FR=Low or Open. Changing the rotational direction during motor rotation is not recommended. If the rotational direction is changed, outputs will shift to short brake mode until the rotational speed becomes 500 rpm or less. The FR pin is pulled down by 100 k $\Omega$  (Typ) resistor.

Table 2. FR Pin Setting Table

|                | •        |
|----------------|----------|
| FR pin Setting | Function |
| Low / Open     | U→W→V    |
| High           | U→V→W    |

#### 17. Brake Control Pin (BRK)

- The BRK pin can stop a rotation. It enters short brake mode with BRK=High, wherein all high side external FETs are turned off and all low side external FETs are turned on. It cancels short brake mode when BRK=Low or Open. The BRK pin is pulled down by  $100 \text{ k}\Omega$  (Typ) resistor.
- Short brake has higher priority than other protection functions. That is why the protection function is cancelled and short brake operation is enabled when the short brake starts operation during other protection function is operating.

Table 3. BRK Pin Setting Table

|                 | •           |
|-----------------|-------------|
| BRK pin Setting | Function    |
| Low / Open      | Drive       |
| High            | Short Brake |

#### 18. Non Connection Pin (N.C.)

No electrical connection with IC internal circuit.

#### **Description of Operations**

1. Timing Chart

It detects the rotor position by 3 Hall sensors. In addition, silent and low vibration are implemented by making the output current a sine waveform.

1.1 Timing chart of the sine wave drive on 3 Hall sensors
The timing chart of the 3 Hall sensor signals and external FET output signals are shown below.

FR=High (U→V→W, lead angle 0°)



Figure 1. Timing Chart for Sine Wave Drive (FR=High)

1.1 Timing chart of the sine wave drive on 3 Hall sensors – Continued

FR=Low (U→W→V, lead angle 0°)



Figure 2. Timing Chart for Sine Wave Drive (FR=Low)

#### Adjustment of the Hall Sensor

When the Hall sensor is used, the amplitude adjustment of the Hall signal is important for a stable drive. It is necessary to detect the correct position of a motor that the amplitude of Hall signal is larger enough than the Hall input hysteresis level+  $(V_{HYSP})$  and Hall input hysteresis level-  $(V_{HYSN})$ . About Selections of Hall element or Hall IC, it is necessary to fully consider the sensitivity and temperature characteristics.

#### 1. Timing Chart - Continued

#### 1.2 Energizing Logic

FR=High (U→V→W, lead angle 0°)

| T 1 1 4  |                    |              |    |
|----------|--------------------|--------------|----|
|          | <b>⊢</b> noraizina | I AGIA IANIA | ١. |
| IAUIC 4. | Energizing         | LUUIL IADIE  | =  |
|          |                    | -09.0 .0.0.0 | •  |

|       | Input Condition        |                        |                        | Output State |            |            |
|-------|------------------------|------------------------|------------------------|--------------|------------|------------|
| STAGE | HU<br>=(HUP)-<br>(HUN) | HV<br>=(HVP)-<br>(HVN) | HW<br>=(HWP)-<br>(HWN) | U            | V          | W          |
| 1     | Middle                 | Low                    | High                   | PWM          | Low        | PWM        |
| 2     | High                   | Low                    | High                   | PWM          | Low        | PWM        |
| 3     | High                   | Low                    | Middle                 | PWM          | Low to PWM | PWM to Low |
| 4     | High                   | Low                    | Low                    | PWM          | PWM        | Low        |
| 5     | High                   | Middle                 | Low                    | PWM          | PWM        | Low        |
| 6     | High                   | High                   | Low                    | PWM          | PWM        | Low        |
| 7     | Middle                 | High                   | Low                    | PWM to Low   | PWM        | Low to PWM |
| 8     | Low                    | High                   | Low                    | Low          | PWM        | PWM        |
| 9     | Low                    | High                   | Middle                 | Low          | PWM        | PWM        |
| 10    | Low                    | High                   | High                   | Low          | PWM        | PWM        |
| 11    | Low                    | Middle                 | High                   | Low to PWM   | PWM to Low | PWM        |
| 12    | Low                    | Low                    | High                   | PWM          | Low        | PWM        |

#### 2. Lock Protection Function (MLP: Motor Lock Protection)

When the motor is locked due to disturbance factors, the IC has a protection function that turns off all external FETs for a certain period (lock protection time  $t_{LK\_PRT}$ : 5.0 s [Typ]) so that the current will not continue to flow in the coil current. In addition, it has a function that automatically restarts after lock protection time. Hall signal transitions are detected as the motor rotates. But when the motor is locked, they are not detected. When they are not detected for a certain period (lock protection detect time  $t_{LK\_DET}$ : 0.5 s [Typ]), the IC judges as the motor is locked. The timing chart of the Hall signal and each output phase during lock protection is shown in Figure 3.



Figure 3. Timing Chart during Lock Protection

3. Current Limit Setting (the RCL pin)

When the IC detects the coil current the current setting value or more, all high side external FETs are turned off and cut off the current. When the current is less than the current value setting in the timing of next PWM (ON) after that, it returns to normal drive. Setting current value  $I_0$  that operates the current limit is determined on the current limit setting voltage ( $V_{CL}$ ) 0.2 V (Typ) in the IC and the resistance  $R_1$  to use for the coil current detection. Please refer to the formula shown below in the case of  $R_1$ =0.2  $\Omega$ .

$$I_{O}$$
 [A] =  $V_{CL}$  [V] /  $R_{1}$  [ $\Omega$ ]  $P_{C}$  [W] =  $V_{CL}$  [V] ×  $I_{O}$  [A] = 0.2 × 1.0 = 0.2 W

When the current limit function is not used, short the RCL pin with the GND. A large current flows through the resistor  $R_1$  to detect the coil current. Because the power consumption  $P_C$  is calculated with the formula shown above, please pay attention to the power dissipation.



Figure 4. RCL Pin Process

Figure 5. Small Signal and Large Current GND Line Separation

When design a PCB layout, separate the IC small signal GND line from the motor large current GND line connected to R<sub>1</sub> as shown in Figure 5.

4. Soft Start Time Setting (the SS\_SEL pin)

When it starts from a motor stop state, there is a function to increase the VCC current gradually (Soft Start function) for controlling the inrush current. In the start-up command to start from the motor stop state, there are the start by the power supply injection, the start by the torque input (the PWMB pin), the start by the power save cancellation (the PS pin), the return from lock protection, the return from the short brake mode at the time of the rotational direction change (the FR pin), and the return from the motor stop state by each protection function (High Speed Rotation Protection, Over Voltage Lock Out, Under Voltage Lock Out and Thermal Shutdown). About the current limit during Soft Start, it maintains the sine wave drive by gradually increasing the output duty of the external FET.



Figure 6. Timing Chart of the Coil Current Waveform at Soft Start

4. Soft Start Time Setting (the SS\_SEL pin) - Continued

The Soft Start function can gradually increase the current limit setting voltage in the IC. The Time for 1 step is set on the voltage of the SS\_SEL pin as shown in Table 5. In addition, set it in consideration of  $\pm 10$  % tolerance of the Time for 1 step. The current limit setting voltage in the IC increases for 1 step voltage 5.16 mV (Typ). Therefore, the soft start time can be calculated as follows.

Soft Start time = 
$$Time for 1 step \times (V_{CL} - 51.6 \text{ mV}) / 5.16 \text{ mV}$$

For example, when SS\_SEL=0 V, it is calculated as below.

Soft Start time = 
$$49 \text{ ms } \times (200 \text{ mV} - 51.6 \text{ mV}) / 5.16 \text{ mV} = 1.4 \text{ s}$$



Figure 7. Timing Chart of the Current Limit Voltage Setting during Soft Start

Table 5. SS\_SEL Pin Setting Table

|       |   | SS           | _SEL pin S | etting |   |              | Time for 1 step (Typ) |
|-------|---|--------------|------------|--------|---|--------------|-----------------------|
| 0.000 | Х | $V_{VREG50}$ | to         | 0.056  | Х | $V_{VREG50}$ | 49 ms                 |
| 0.069 | Х | $V_{VREG50}$ | to         | 0.119  | Х | $V_{VREG50}$ | 98 ms                 |
| 0.131 | Х | $V_{VREG50}$ | to         | 0.181  | Х | $V_{VREG50}$ | 147 ms                |
| 0.194 | Х | $V_{VREG50}$ | to         | 0.244  | Х | $V_{VREG50}$ | 197 ms                |
| 0.256 | Х | $V_{VREG50}$ | to         | 0.306  | Х | $V_{VREG50}$ | 246 ms                |
| 0.319 | Х | $V_{VREG50}$ | to         | 0.369  | Х | $V_{VREG50}$ | 295 ms                |
| 0.381 | Х | $V_{VREG50}$ | to         | 0.431  | Х | $V_{VREG50}$ | 344 ms                |
| 0.444 | Х | $V_{VREG50}$ | to         | 0.494  | Х | $V_{VREG50}$ | 393 ms                |
| 0.506 | Х | $V_{VREG50}$ | to         | 0.556  | Х | $V_{VREG50}$ | 442 ms                |
| 0.569 | Х | $V_{VREG50}$ | to         | 0.619  | Х | $V_{VREG50}$ | 491 ms                |
| 0.631 | Х | $V_{VREG50}$ | to         | 0.681  | Х | $V_{VREG50}$ | 541 ms                |
| 0.694 | Х | $V_{VREG50}$ | to         | 0.744  | Х | $V_{VREG50}$ | 590 ms                |
| 0.756 | Х | $V_{VREG50}$ | to         | 0.806  | Х | $V_{VREG50}$ | 639 ms                |
| 0.819 | Х | $V_{VREG50}$ | to         | 0.869  | Х | $V_{VREG50}$ | 688 ms                |
| 0.881 | Х | $V_{VREG50}$ | to         | 0.931  | Х | $V_{VREG50}$ | 737 ms                |
| 0.944 | Х | $V_{VREG50}$ | to         | 1.000  | Х | $V_{VREG50}$ | 786 ms                |

5. Motor Pole Setting (the POLE\_SEL pin)

Set the POLE\_SEL pin voltage based on the motor poles. Refer to Table 6 for setting. For other motor poles setting, refer to the Application Note.

| POLE_SEL pin Setting |   |                     |    |      |   | Motor Pole (poles) |    |
|----------------------|---|---------------------|----|------|---|--------------------|----|
| 0.00                 | Х | $V_{VREG50}$        | to | 0.13 | Х | $V_{VREG50}$       | 4  |
| 0.16                 | Х | $V_{VREG50}$        | to | 0.27 | Х | $V_{VREG50}$       | 6  |
| 0.30                 | Х | $V_{VREG50}$        | to | 0.41 | Х | $V_{VREG50}$       | 8  |
| 0.44                 | Х | $V_{VREG50}$        | to | 0.56 | Х | $V_{VREG50}$       | 2  |
| 0.59                 | Х | $V_{VREG50}$        | to | 0.70 | Х | $V_{VREG50}$       | 12 |
| 0.73                 | Х | $V_{VREG50}$        | to | 0.84 | Х | $V_{VREG50}$       | 14 |
| 0.87                 | Х | V <sub>VREG50</sub> | to | 1.00 | Х | $V_{VREG50}$       | 10 |

#### 6. Under Voltage Lock Out (UVLO)

In extremely low supply voltage domain deviating from normal operation, it is a protection function that prevents the unexpected operations such as large current flow in drive FET by turning off all external FETs intentionally. UVLO works and all external FETs are turned off when  $V_{CC}$  reaches 6 V (Typ) or less in the domain less than 8 V of the recommended operating minimum voltage. And the regulator outputs (VREG50, VREG15) are turned off. UVLO circuit has hysteresis of 1 V (Typ), and UVLO is cancelled when  $V_{CC}$  reaches 7 V (Typ) or more.

#### 7. VG Under Voltage Lock Out (VG UVLO)

When  $V_G$  reaches  $V_{CC}$ +3.0 V (Typ) or less, VG UVLO works and all external FETs are turned off. VG UVLO circuit has no hysteresis.

#### Over Voltage Lock Out (OVLO)

When  $V_{CC}$  reaches 31 V (Typ) or more, OVLO works and it enters short brake mode, wherein all high side external FETs are turned off and all low side external FETs are turned on for a certain period (protect time  $t_{LK\_PRT}$ : 5.0 s [Typ]). In addition, the boost function for VG voltage is turned off. OVLO circuit has hysteresis of 1 V (Typ), and OVLO is cancelled when  $V_{CC}$  reaches 30 V (Typ) or less after the protect time. This circuit has mask time of 4 µs (Typ) to prevent malfunctions.

#### 9. High Speed Rotation Protection

When a rotating speed reaches 40,300 rpm (Typ) or more due to boost up by uncontrollable motor, it has the protection function which turn off all external FETs for a certain period (protect time t<sub>LK\_PRT</sub>: 5.0 s [Typ]). After the Protect time, the High Speed Rotation Protection is cancelled when a rotating speed reaches less than 40,300 rpm (Typ).

#### 10. Thermal Shutdown (TSD)

When the chip temperature reaches 175 °C (Typ) or more, TSD works and all external FETs are turned off for a certain period (protect time  $t_{LK\_PRT}$ : 5.0 s [Typ]). TSD circuit has hysteresis of 25 °C (Typ), and TSD is cancelled when the chip temperature drops after the protect time. Moreover, the purpose of the TSD circuit is to protect driver IC from thermal breakdown, therefore, temperature of this circuit will be over working temperature when it is started up. Thus, thermal design should have sufficient margin, so do not take continuous use and action of the circuit as a precondition.

#### 11. Over Current Protection (OCP)

Built-in Over Current Protection circuit is possible to protect from power supply short fault only. When the specified current or more is detected, OCP works and all external FETs are turned off for a certain period (protect time  $t_{LK\_PRT}$ : 5.0 s [Typ]). When it is not detected after the protect time, OCP is canceled.

#### 12. Hall input error protection (HALL ERROR)

When Hall input is abnormal, the Hall input error protection works and all external FETs are turned off. This protection has the mask time of 1.0 ms (Typ). Once protection is operated, it continues until it is cancelled by restart from the operation of Power Save, Speed Control Non-input or  $V_{CC}$  off.

#### 13. Priority of Protection

This IC has a priority order in each protection operation as shown below. The protection with higher priority will be activated during the protection with lower priority.

|                | ·                                    |  |  |  |
|----------------|--------------------------------------|--|--|--|
| Priority Order | Protection                           |  |  |  |
| 1st            | VCC UVLO                             |  |  |  |
| 2nd            | OCP                                  |  |  |  |
| 3rd            | TSD                                  |  |  |  |
| 4th            | OVLO                                 |  |  |  |
| 5th            | MLP, High Speed Rotation Protection, |  |  |  |

Table 7. Priority Order of Protect Operation

#### 14. Auto Lead Angle Control

It has the auto lead angle function which enables a high efficiency drive by matching the phase of the coil current to the phase of the Back EMF voltage generated to the coil automatically while driving the motor. To do that, place Hall sensors in reference to Figure 8 so that the timing of the Hall sensor signal and the coil current at the lead angle  $0^{\circ}$  becomes Figure 1  $(U \rightarrow V \rightarrow W)$  or Figure 2  $(U \rightarrow W \rightarrow V)$ . The lead angle adjustment range is from  $0^{\circ}$  to  $45^{\circ}$ .



Figure 8. The Placement of Hall sensors

#### 15. Speed Feedback Control

It has a speed feedback control to keep the motor rotation speed constant. It controls a drive duty so that the target motor rotation speed that set by an input PWMB signal and the frequency of internal FG signal are equal. It sets various parameters that are most suitable for the target rotation speed and characteristics of the motor. These setting parameters can be written to the OTP. The data written on the OTP are set to registers when the IC is powered on. If the data is not written on the OTP, registers are set default value shown in the register map. Refer to the Application Note about OTP setting. In this document, default value is described. The block diagram of speed feedback control is shown in Figure 9.



Figure 9. The Block Diagram of Speed Feedback Control

#### 15.1 Relations of the Input PWMB Duty and the Target RPM

In the case that the POLE\_SEL pin setting is 10 poles, the relations of the input PWMB Duty and the Target RPM become like Figure 10. The relation of the maximum Target RPM when input PWMB Duty=0 % (Note that this is negative logic) and the motor poles is calculated below.

Target RPM (Max) = 
$$1,024 \times (80 + 1) \times 0.256 \times \frac{4}{poles}$$

Where poles=10, then,

Target RPM (Max) = 
$$1,024 \times (80 + 1) \times 0.256 \times \frac{4}{10}$$
  
=  $8493 \text{ rpm}$ 

In addition, it is equipped with a function that can perform Drive Off judgment and stops (Hi-z output) the motor when the Target RPM is 84.9 rpm or less (PWMB Duty is 99 % or more). And it restarts the motor in a timing that the Target RPM is 424.6 rpm or more (PWMB Duty is 95 % or less).



Figure 10. PWMB Duty and Target RPM (10 poles Setting)

#### 15. Speed Feedback Control - Continued

#### 15.2 Motor RPM Measurement

For the motor RPM, a half period of the internal FG signal is measured. This measured value is compared with a half target period which is calculated from the Target RPM. And this difference is the speed error value. When the half period of the internal FG signal is longer (the motor rotation speed is slow), the speed error value becomes minus. On the other hand, when it is shorter (the motor rotation speed is fast), the speed error value becomes plus.

#### 15.3 Setting of Motor Speed control

Built-in RAMP control drive and PI control drive. The setting method is shown in Table 8.

Table 8. The Motor Speed Control Setting

| •                                               | •                |  |
|-------------------------------------------------|------------------|--|
| Start and Acceleration / Deceleration Operation | Stable Operation |  |
| RAMP control drive                              | PI control drive |  |

#### 15.4 PI Control

It drives the closed-loop speed feedback control using the PI control. The Drive Control Duty (Drive control) is calculated from the proportional gain (KP=1.0) and the integral gain (KI=0.0117) regarding the speed error value (ERROR VALUE) measured in Internal FG Signal Period Measurement. The PI control block diagram is shown in Figure 11.



Figure 11. The PI Control Block Diagram

#### 15. Speed Feedback Control - Continued

#### 15.5 RAMP Control

The Drive Control Duty increases gradually when the speed error value is minus (the motor rotation speed is slow), and decreases gradually when the speed error value is plus (the motor rotation speed is fast). So the real motor rotation speed approaches the target motor rotation speed. An increase/decrease step width of the Drive Control Duty is 0.49 % every 41.6 ms as shown in Figure 13.



Figure 12. The RAMP Control Function Summary

Figure 13. The RAMP Step

About shifting from the RAMP control to the PI control, the state shifts to the PI control when the speed error value is settled with 1.57 % or less. In the large domain of the speed error value, the real motor rotation speed approaches the target motor rotation speed operating the RAMP control. So the speed error value becomes small, it starts the PI control. It facilitates parameter adjustment.



Figure 14. The State Switch from the RAMP Control to the PI Control

#### Thermal Resistance Model

Heat generated by consumed power of IC is radiated from the mold resin or lead frame of package. The parameter which indicates this heat dissipation capability (hardness of heat release) is called thermal resistance. Thermal resistance from the chip junction to the ambient is represented in  $\theta_{JA}$  (°C/W), and thermal characterization parameter from junction to the top center of the outside surface of the component package is represented in  $\Psi_{JT}$  (°C/W). Thermal resistance is divided into the package part and the substrate part. Thermal resistance in the package part depends on the composition materials such as the mold resins and the lead frames. On the other hand, thermal resistance in the substrate part depends on the substrate heat dissipation capability of the material, the size, and the copper foil area etc. Therefore, thermal resistance can be decreased by the heat radiation measures like installing a heat sink etc. in the mounting substrate. The equations are shown below and the thermal resistance model is shown in Figure 15.

Equation

$$heta_{JA} = rac{Tj-Ta}{P} \; [^{\circ}\text{C/W}] \ \psi_{JT} = rac{Tj-Tt}{P} \; [^{\circ}\text{C/W}]$$

Where:

 $\theta_{IA}$  is the thermal resistance from junction to ambient (°C/W)

 $\dot{\psi}_{IT}$  is the thermal characterization parameter from junction

to the top center of the outside surface of the component package (°C/W)

Tj is the junction temperature (°C)

Ta is the ambient temperature (°C)

Tt is the package outside surface (top center) temperature (°C)

P is the power consumption (W)



Figure 15. Thermal Resistance Model of Surface Mount

Even if it uses the same package,  $\theta_{JA}$  and  $\Psi_{JT}$  are changed depending on the chip size, power consumption and the measurement environments of the ambient temperature, the mounting condition and the wind velocity, etc.

#### I/O Equivalence Circuits

#### 1) VREG50 pin







3) PS pin



4) PWMB, POLE\_SEL pin



5) UH, U, VH, V, WH, W pin



6) SS\_SEL pin



7) RCL pin



8) UL, VL, WL pin



9) CP2, VG pin



10) FGO pin



11) CP1 pin



12) HUP, HUN, HVP, HVN, HWP, HWN pin



13) BRK pin



14) FR pin



15) SPI\_EN pin



#### **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### **Operational Notes - continued**

#### 10. Regarding the Input Pin of the IC

This IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 16. Example of IC Structure

#### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

#### 13. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

#### **Ordering Information**



#### **Marking Diagram**



**Physical Dimension and Packing Information** 



### **Revision History**

| Date        | Revision | Changes     |
|-------------|----------|-------------|
| 23.Jan.2019 | 001      | New Release |

# **Notice**

#### **Precaution on using ROHM Products**

1. Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JÁPAN   | USA         | EU         | CHINA  |  |
|---------|-------------|------------|--------|--|
| CLASSⅢ  | CL A C C TT | CLASS II b | СГУССШ |  |
| CLASSIV | CLASSⅢ      | CLASSⅢ     | CLASSⅢ |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.004

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001