SCLS068C - NOVEMBER 1988 - REVISED MAY 1997 - Inputs Are TTL-Voltage Compatible - Contain Eight D-Type Flip-Flops - Direct Clear Input - Applications Include: - Buffer/Storage Registers - Shift Registers - Pattern Generators - Package Options Include Plastic Small-Outline (DW) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs ### description These devices are positive-edge-triggered D-type flip-flops with a common enable input. The 'HCT273 are similar to the 'HCT377, but feature a common clear enable (CLR) input instead of a latched clock. Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the positive-going pulse. When CLK is at either the high or low level, the D input has no effect at the output. The circuits are designed to prevent false clocking by transitions at $\overline{\text{CLR}}$ . SN54HCT273 . . . J OR W PACKAGE SN74HCT273 . . . DW, N, OR PW PACKAGE (TOP VIEW) SN54HCT273 . . . FK PACKAGE (TOP VIEW) The SN54HCT273 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HCT273 is characterized for operation from –40°C to 85°C. FUNCTION TABLE (each flip-flop) | | INPUTS | OUTPUT | | |-----|------------|--------|----------------| | CLR | CLK | D | Q | | L | Х | Χ | L | | Н | $\uparrow$ | Н | Н | | Н | $\uparrow$ | L | L | | Н | L | Χ | Q <sub>0</sub> | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### logic diagram, each flip-flop (positive logic) SCLS068C - NOVEMBER 1988 - REVISED MAY 1997 ### absolute maximum ratings over operating free-air temperature range<sup>†</sup> | Supply voltage range, V <sub>CC</sub> | | | -0.5 V to | 7 V | |-----------------------------------------------------------------|------------------|---|------------|-----| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) ( | see Note 1) | | ±20 | mΑ | | Output clamp current, IOK (VO < 0 or VO > VO | CC) (see Note 1) | ) | ±20 | mΑ | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CO}$ | ;) | | ±25 | mΑ | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mΑ | | Package thermal impedance, θ <sub>JA</sub> (see Note 2 | 2): DW package | | 97°( | C/W | | <b>9</b> , <b>1</b> | N package . | | 67°0 | C/W | | | PW package | | 128°( | C/W | | Storage temperature range, T <sub>sto</sub> | | | 35°C to 15 | 0°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions | | | | SN54HCT273 | | SN74HCT273 | | | UNIT | | |----------------|----------------------------------------|----------------------------------|------------|-----|------------|-----|-----|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5 | \$ 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | Š | '' | 2 | | | V | | VIL | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | PA | 0.8 | 0 | | 0.8 | V | | VI | Input voltage | | 0 | 1 | VCC | 0 | | VCC | V | | Vo | Output voltage | | 0 | 2 | VCC | 0 | | VCC | V | | t <sub>t</sub> | Input transition (rise and fall) times | | 00 | | 500 | 0 | | 500 | ns | | T <sub>A</sub> | Operating free-air temperature | _ | -55 | | 125 | -40 | | 85 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | V | T <sub>A</sub> = 25°C | | | SN54HCT273 | | SN74HCT273 | | UNIT | |--------------------|-------------------------------------------|--------------------------|-------------------|-----------------------|-------|------|------------|-------|------------|-------|------| | | | | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | Vall | \\ \\ or \\ | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | V | | VOH | VI = VIH or VIL | I <sub>OH</sub> = -4 mA | 4.5 V | 3.98 | 4.30 | | 3.7 | 3 | 3.84 | | V | | Voi | \\ \\ or \\ | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | VOL | VI = VIH or VIL | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | V | | lį | $V_I = V_{CC}$ or 0 | | 5.5 V | | ±0.1 | ±100 | 4 | ±1000 | | ±1000 | nA | | Icc | $V_I = V_{CC}$ or 0, | IO = 0 | 5.5 V | | | 8 | 27/ | 160 | | 80 | μΑ | | Δl <sub>CC</sub> ‡ | One input at 0.5 V<br>Other inputs at 0 c | , | 5.5 V | | 1.4 | 2.4 | 704'd | 3 | | 2.9 | mA | | C <sub>i</sub> | | | 4.5 V<br>to 5.5 V | | 3 | 10 | | 10 | | 10 | pF | <sup>‡</sup>This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | Vaa | T <sub>A</sub> = : | 25°C | SN54H | CT273 | SN74H | CT273 | UNIT | |-------------------------------|---------------------------|-------------------|-------|--------------------|------|-------|-------|-------|-------|---------| | | | | Vcc | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | f | Clock frequency | | 4.5 V | 0 | 25 | 0 | 16 | 0 | 20 | MHz | | fclock | Clock frequency | | 5.5 V | 0 | 28 | 0 | 19 | 0 | 23 | IVII IZ | | t <sub>W</sub> Pulse duration | CLK high or low | 4.5 V | 20 | | 30 | | 25 | | | | | | CLK High of low | 5.5 V | 18 | | 25 | J. J. | 22 | | | | | | Pulse duration | CLR low | 4.5 V | 16 | | 24 | KI | 20 | | ns | | | | | 5.5 V | 14 | | 20 | Q | 17 | | | | | | Data | 4.5 V | 20 | | 30 | | 25 | | | | ١. | Setup time before CLK↑ | | 5.5 V | 17 | | 25 | | 21 | | ns | | t <sub>su</sub> | Setup time before CLN | OLD investigation | 4.5 V | 20 | | 30 | | 25 | | 115 | | | CLR inactive | CLR inactive | 5.5 V | 17 | | 25 | | 21 | | | | 4. | Hold time data after CLK↑ | | | 0 | | 0 | | 0 | | no | | th Hold time data after CLKT | | | 5.5 V | 0 | | 0 | | 0 | | ns | # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | | | | | SN54HCT2 | | | 273 | | | |-----------------|-----------------|----------------|-------|---------------------------------------|-----|-------------|--------|------|---------| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | VCC | V <sub>CC</sub> T <sub>A</sub> = 25°C | | MIN MAX | MAX | UNIT | | | | (1141 01) | (0011 01) | | MIN | TYP | MAX | IVIIIN | WAX | | | f | | | 4.5 V | 25 | 31 | | 16 | | MHz | | fmax | | | 5.5 V | 28 | 37 | - | 19 | | IVII IZ | | | A | 4.5 V | | 15 | 34 | | 50 | ns | | | <sup>t</sup> pd | CLR | Any | 5.5 V | | 12 | 29 | | 42 | 115 | | <b>+</b> = | CLR | Any | 4.5 V | | 17 | <b>Ú</b> 15 | | 50 | no | | tPHL CLR | Any | 5.5 V | | 15 | 34 | | 42 | ns | | | t <sub>t</sub> | | Δ π | 4.5 V | | 8. | 18 | | 22 | ns | | | | Any | 5.5 V | | 7 | 19 | | 21 | 115 | # switching characteristics over recommended operating free-air temperature range, V $_{CC}$ = 5 V $\pm$ 0.5 V, C $_{L}$ = 50 pF (unless otherwise noted) (see Figure 1) | | | | | | | | | SN | 74HCT2 | 73 | | | |--------------------|--------------------------|----------------|-------|-----|----------|-----|-----|-------|--------|----|--|--| | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | VCC | T, | λ = 25°C | ; | | MAX | UNIT | | | | | | (1141 01) | (0011 01) | | MIN | TYP | MAX | MIN | IVIAA | | | | | | 4 | | I - | 4.5 V | 25 | 31 | | 20 | | MHz | | | | | fmax | | | 5.5 V | 28 | 37 | | 23 | | IVITIZ | | | | | | A | Any | 4.5 V | | 15 | 34 | | 42 | ns | | | | | <sup>t</sup> pd | CLR | Ally | 5.5 V | | 12 | 29 | | 36 | 115 | | | | | t | t <sub>PHL</sub> CLR Any | Any | 4.5 V | | 17 | 34 | | 42 | ns | | | | | PHL | | 5.5 V | | 15 | 29 | | 36 | 115 | | | | | | t <sub>t</sub> Any | 4.5 V | | 8 | 15 | | 19 | no | | | | | | | | | Any | 5.5 V | | 7 | 14 | | 17 | ns | | | | ### operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ **From Output** **Under Test** | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load | 30 | pF | PARAMETER MEASUREMENT INFORMATION #### Test **High-Level** 1.3 V **Point Pulse** $C_L = 50 pF$ (see Note A) **VOLTAGE WAVEFORMS** SETUP AND HOLD AND INPUT RISE AND FALL TIMES **VOLTAGE WAVEFORMS** PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 6 \text{ ns}$ , $t_f = 6 \text{ ns}$ . - C. The outputs are measured one at a time with one input transition per measurement. - D. For clock inputs, $f_{\mbox{\scriptsize max}}$ is measured when the input duty cycle is 50%. - E. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated