SCLS148D - DECEMBER 1982 - REVISED JANUARY 2001

- High-Current 3-State Noninverting Outputs
   Drive Bus Lines Directly or up to 15 LSTTL
   Loads
- Bus-Structured Pinout

#### description

These octal edge-triggered D-type flip-flops feature 3-state outputs designed specifically for bus driving. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight flip-flops enter data on the low-to-high transition of the clock (CLK) input.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

#### SN54HC574 . . . J OR W PACKAGE SN74HC574 . . . DB, DW, N, OR PW PACKAGE (TOP VIEW)



# SN54HC574 . . . FK PACKAGE (TOP VIEW)



#### **ORDERING INFORMATION**

| TA             | PACK       | AGE†          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|------------|---------------|--------------------------|---------------------|
|                | PDIP – N   | Tube          | SN74HC574N               | SN74HC574N          |
|                | SOIC - DW  | Tube          | SN74HC574DW              | HC574               |
| –40°C to 85°C  | 30IC - DW  | Tape and reel | SN74HC574DWR             | HC574               |
|                | SSOP – DB  | Tape and reel | SN74HC574DBR             | HC574               |
|                | TSSOP – PW | Tape and reel | SN74HC574PWR             | HC574               |
|                | CDIP – J   | Tube          | SNJ54HC574J              | SNJ54HC574J         |
| -55°C to 125°C |            | SNJ54HC574W   | SNJ54HC574W              |                     |
|                | LCCC - FK  | Tube          | SNJ54HC574FK             | SNJ54HC574FK        |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCLS148D - DECEMBER 1982 - REVISED JANUARY 2001

# FUNCTION TABLE (each flip-flop)

|    | ОИТРИТ     |   |       |
|----|------------|---|-------|
| OE | CLK        | D | Q     |
| L  | $\uparrow$ | Н | Н     |
| L  | $\uparrow$ | L | L     |
| L  | H or L     | Χ | $Q_0$ |
| Н  | Χ          | Χ | Z     |

### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



## SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SCLS148D - DECEMBER 1982 - REVISED JANUARY 2001

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                            |                  | -0.5   | V to 7 V               |
|------------------------------------------------------------------|------------------|--------|------------------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (s | ee Note 1)       |        | $\pm 20 \ mA$          |
| Output clamp current, IOK (VO < 0 or VO > VO                     | (c) (see Note 1) |        | $\pm 20 \ mA$          |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )       |                  |        | $\pm 35~\text{mA}$     |
| Continuous current through V <sub>CC</sub> or GND                |                  |        | $\pm 70~\text{mA}$     |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)          | ): DB package    |        | 70°C/W                 |
|                                                                  | DW package       |        | $58^{\circ}\text{C/W}$ |
|                                                                  | N package        |        | 69°C/W                 |
|                                                                  | PW package       |        | 83°C/W                 |
| Storage temperature range, T <sub>sta</sub>                      | ·                | 65°C t | o 150°C                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 3)

|                |                                          |                          | SI   | N54HC57 | <b>'</b> 4 | SN74HC574 |         |      | UNIT |
|----------------|------------------------------------------|--------------------------|------|---------|------------|-----------|---------|------|------|
|                |                                          |                          | MIN  | NOM     | MAX        | MIN       | NOM MAX |      | UNII |
| Vcc            | Supply voltage                           |                          | 2    | 5       | 6          | 2         | 5       | 6    | V    |
|                |                                          | V <sub>CC</sub> = 2 V    | 1.5  |         |            | 1.5       |         |      |      |
| VIH            | V <sub>IH</sub> High-level input voltage | $V_{CC} = 4.5 V$         | 3.15 |         |            | 3.15      |         |      | V    |
|                |                                          | VCC = 6 V                | 4.2  |         |            | 4.2       |         |      |      |
|                | Low-level input voltage                  | V <sub>CC</sub> = 2 V    | 0    |         | 0.5        | 0         |         | 0.5  |      |
| $V_{IL}$       |                                          | $V_{CC} = 4.5 \text{ V}$ | 0    |         | 1.35       | 0         |         | 1.35 | V    |
|                |                                          | V <sub>CC</sub> = 6 V    | 0    |         | 1.8        | 0         |         | 1.8  |      |
| ٧ <sub>I</sub> | Input voltage                            |                          | 0    |         | VCC        | 0         |         | VCC  | V    |
| ٧o             | Output voltage                           |                          | 0    |         | VCC        | 0         |         | VCC  | V    |
|                |                                          | V <sub>CC</sub> = 2 V    | 0    |         | 1000       | 0         |         | 1000 |      |
| t <sub>t</sub> | Input transition (rise and fall) time    | V <sub>CC</sub> = 4.5 V  | 0    |         | 500        | 0         |         | 500  | ns   |
|                |                                          | VCC = 6 V                | 0    |         | 400        | 0         |         | 400  |      |
| T <sub>A</sub> | Operating free-air temperature           |                          | -55  |         | 125        | -40       |         | 85   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

# SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SCLS148D - DECEMBER 1982 - REVISED JANUARY 2001

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CC              | MOITIONS                   | Vaa        | Т    | A = 25°C | ;    | SN54H | C574  | SN74H | C574  | UNIT |
|-----------|----------------------|----------------------------|------------|------|----------|------|-------|-------|-------|-------|------|
| PARAMETER | TEST CONDITIONS      |                            | vcc        | MIN  | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT |
|           |                      |                            | 2 V        | 1.9  | 1.998    |      | 1.9   |       | 1.9   |       |      |
|           |                      | I <sub>OH</sub> = -20 μA   | 4.5 V      | 4.4  | 4.499    |      | 4.4   |       | 4.4   |       |      |
| Voн       | VI = VIH or VIL      |                            | 6 V        | 5.9  | 5.999    |      | 5.9   |       | 5.9   |       | V    |
|           |                      | I <sub>OH</sub> = -6 mA    | 4.5 V      | 3.98 | 4.3      |      | 3.7   |       | 3.84  |       |      |
|           |                      | $I_{OH} = -7.8 \text{ mA}$ | 6 V        | 5.48 | 5.8      |      | 5.2   |       | 5.34  |       |      |
|           | VI = VIH or VIL      | I <sub>OL</sub> = 20 μA    | 2 V        |      | 0.002    | 0.1  |       | 0.1   |       | 0.1   |      |
|           |                      |                            | 4.5 V      |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   |      |
| VOL       |                      |                            | 6 V        |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   | V    |
|           |                      | $I_{OL} = 6 \text{ mA}$    | 4.5 V      |      | 0.17     | 0.26 |       | 0.4   |       | 0.33  |      |
|           |                      | $I_{OL} = 7.8 \text{ mA}$  | 6 V        |      | 0.15     | 0.26 |       | 0.4   |       | 0.33  |      |
| lį        | $V_I = V_{CC}$ or 0  |                            | 6 V        |      | ±0.1     | ±100 |       | ±1000 |       | ±1000 | nA   |
| loz       | $V_O = V_{CC}$ or 0  |                            | 6 V        |      | ±0.01    | ±0.5 |       | ±10   |       | ±5    | μΑ   |
| Icc       | $V_I = V_{CC}$ or 0, | IO = 0                     | 6 V        |      |          | 8    |       | 160   |       | 80    | μΑ   |
| Ci        | _                    |                            | 2 V to 6 V |      | 3        | 10   |       | 10    |       | 10    | pF   |

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                 | Vaa   | T <sub>A</sub> = 1 | 25°C | SN54H | C574 | SN74H | IC574 | UNIT |
|-----------------|---------------------------------|-------|--------------------|------|-------|------|-------|-------|------|
|                 |                                 | vcc   | MIN                | MAX  | MIN   | MAX  | MIN   | MAX   | UNII |
|                 |                                 | 2 V   |                    | 6    |       | 4    |       | 5     |      |
| fclock          | Clock frequency                 | 4.5 V |                    | 30   |       | 20   |       | 24    | MHz  |
|                 |                                 | 6 V   |                    | 38   |       | 24   |       | 28    |      |
|                 | Pulse duration, CLK high or low | 2 V   | 80                 |      | 120   |      | 100   |       |      |
| t <sub>W</sub>  |                                 | 4.5 V | 16                 |      | 24    |      | 20    |       | ns   |
|                 |                                 | 6 V   | 14                 |      | 20    |      | 17    |       |      |
|                 |                                 | 2 V   | 100                |      | 150   |      | 125   |       |      |
| t <sub>su</sub> | Setup time, data before CLK↑    | 4.5 V | 20                 |      | 30    |      | 25    |       | ns   |
|                 |                                 | 6 V   | 17                 |      | 26    |      | 21    |       |      |
|                 | Hold time, data after CLK↑      | 2 V   | 5                  |      | 5     |      | 5     |       | ns   |
| th              |                                 | 4.5 V | 5                  |      | 5     |      | 5     |       |      |
|                 |                                 | 6 V   | 5                  |      | 5     |      | 5     |       |      |



## SN54HC574, SN74HC574 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH 3-STATE OUTPUTS

SCLS148D - DECEMBER 1982 - REVISED JANUARY 2001

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то               | V     | T,  | 4 = 25°C | ;   | SN54H | IC574 | SN74H | C574 | UNIT |
|------------------|---------|------------------|-------|-----|----------|-----|-------|-------|-------|------|------|
| PARAMETER        | (INPUT) | (INPUT) (OUTPUT) | VCC   | MIN | TYP      | MAX | MIN   | MAX   | MIN   | MAX  | UNIT |
|                  |         |                  | 2 V   | 6   | 11       |     | 4     |       | 5     |      |      |
| f <sub>max</sub> |         |                  | 4.5 V | 30  | 36       |     | 20    |       | 24    |      | MHz  |
|                  |         |                  | 6 V   | 36  | 40       |     | 24    |       | 28    |      |      |
|                  |         |                  | 2 V   |     | 90       | 180 |       | 270   |       | 225  |      |
| t <sub>pd</sub>  | CLK     | Any Q            | 4.5 V |     | 28       | 36  |       | 54    |       | 45   | ns   |
|                  |         |                  | 6 V   |     | 24       | 31  |       | 46    |       | 38   |      |
|                  |         |                  | 2 V   |     | 77       | 150 |       | 225   |       | 190  |      |
| t <sub>en</sub>  | ŌĒ      | Any Q            | 4.5 V |     | 26       | 30  |       | 45    |       | 38   | ns   |
|                  |         |                  | 6 V   |     | 23       | 26  |       | 38    |       | 32   |      |
|                  |         |                  | 2 V   |     | 52       | 150 |       | 225   |       | 190  |      |
| <sup>t</sup> dis | ŌĒ      | Any Q            | 4.5 V |     | 24       | 30  |       | 45    |       | 38   | ns   |
|                  |         |                  | 6 V   |     | 22       | 26  |       | 38    |       | 32   |      |
|                  |         |                  | 2 V   |     | 28       | 60  |       | 90    |       | 75   |      |
| t <sub>t</sub>   |         | Any Q            | 4.5 V |     | 8        | 12  |       | 18    |       | 15   | ns   |
|                  |         |                  | 6 V   |     | 6        | 10  |       | 15    |       | 13   |      |

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | V     | T,    | չ = 25°C | ;   | SN54H | IC574 | SN74H | IC574 | UNIT |    |    |
|------------------|---------|----------|-------|-------|----------|-----|-------|-------|-------|-------|------|----|----|
| PARAMETER        | (INPUT) | (OUTPUT) | Vcc   | MIN   | TYP      | MAX | MIN   | MAX   | MIN   | MAX   | UNIT |    |    |
|                  |         |          | 2 V   | 6     |          |     |       |       | 5     |       |      |    |    |
| f <sub>max</sub> |         |          | 4.5 V | 30    |          |     |       |       | 24    |       | MHz  |    |    |
|                  |         |          | 6 V   | 36    |          |     |       |       | 28    |       |      |    |    |
|                  |         |          | 2 V   |       | 105      | 265 |       | 400   |       | 330   |      |    |    |
| t <sub>pd</sub>  | CLK     | Any Q    | Any Q | 4.5 V |          | 36  | 53    |       | 80    |       | 66   | ns |    |
|                  |         |          | 6 V   |       | 31       | 46  |       | 68    |       | 57    |      |    |    |
|                  |         |          | 2 V   |       | 95       | 235 |       | 355   |       | 295   |      |    |    |
| t <sub>en</sub>  | ŌĒ      | Any Q    | Any Q | Any Q | 4.5 V    |     | 32    | 47    |       | 71    |      | 59 | ns |
|                  |         |          | 6 V   |       | 28       | 41  |       | 60    |       | 51    |      |    |    |
|                  |         |          | 2 V   |       | 60       | 210 |       | 315   |       | 265   |      |    |    |
| t <sub>t</sub>   |         | Any Q    | 4.5 V |       | 17       | 42  |       | 63    |       | 53    | ns   |    |    |
|                  |         |          | 6 V   |       | 14       | 36  |       | 53    |       | 45    |      |    |    |

## operating characteristics, T<sub>A</sub> = 25°C

|                 | PARAMETER                                   | TEST CONDITIONS | TYP | UNIT |
|-----------------|---------------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per flip-flop | No load         | 100 | pF   |



#### PARAMETER MEASUREMENT INFORMATION









VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- D. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLz and tpHz are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265