

# Application Manual

## Real Time Clock Module

## RX8900SA CE

| Product name                                   | Product number  |
|------------------------------------------------|-----------------|
| RX8900SA UA                                    | V4D000000000400 |
| ( +/-3.4 x 10 <sup>-6</sup> / -40°C to +85°C ) | X1B000292000100 |
| RX8900SA UB                                    | V4D00000000000  |
| ( +/-5.0 x 10 <sup>-6</sup> / -40°C to +85°C ) | X1B000292000200 |
| RX8900SA UC                                    | V4D00000000000  |
| ( +/-5.0 x 10 <sup>-6</sup> / -30°C to +70°C ) | X1B000292000300 |
| RX8900CE UA                                    | V4D000004000400 |
| ( +/-3.4 x 10 <sup>-6</sup> / -40°C to +85°C ) | X1B000301000100 |
| RX8900CE UB                                    | V4D00000400000  |
| ( +/-5.0 x 10 <sup>-6</sup> / -40°C to +85°C ) | X1B000301000200 |
| RX8900CE UC                                    | V4D0000400000   |
| ( +/-5.0 x 10 <sup>-6</sup> / -30°C to +70°C ) | X1B000301000300 |

#### **NOTICE**

- This material is subject to change without notice.
- Any part of this material may not be reproduced or duplicated in any form or any means without the written permission of Seiko Epson.
- The information about applied circuitry, software, usage, etc. written in this material is intended for reference only. Seiko Epson does not assume any liability for the occurrence of infringing on any patent or copyright of a third party. This material does not authorize the licensing for any patent or intellectual copyrights.
- When exporting the products or technology described in this material, you should comply with the
  applicable export control laws and regulations and follow the procedures required by such laws and
  regulations.
- You are requested not to use the products (and any technical information furnished, if any) for the
  development and/or manufacture of weapon of mass destruction or for other military purposes. You
  are also requested that you would not make the products available to any third party who may use
  the products for such prohibited purposes.
- These products are intended for general use in electronic equipment. When using them in specific applications that require extremely high reliability, such as the applications stated below, you must obtain permission from Seiko Epson in advance.
  - / Space equipment (artificial satellites, rockets, etc.) / Transportation vehicles and related (automobiles, aircraft, trains, vessels, etc.) / Medical instruments to sustain life / Submarine transmitters / Power stations and related / Fire work equipment and security equipment / traffic control equipment / and others requiring equivalent reliability.
- All brands or product names mentioned herein are trademarks and/or registered trademarks of their respective.

ETM45E Revision History

| Rev No.               | Date                  | Page    | Description                                            |
|-----------------------|-----------------------|---------|--------------------------------------------------------|
| ETM45E-01             | 26.Jan.2015           |         | Release                                                |
|                       |                       | 5       | I2C-bus active current                                 |
| ETM45E-04             | ETM45E-04 20.Sep.2016 |         | Recommended soldering pattern Optimization of the text |
| ETM45E-05 14.Oct.2016 |                       | 24      | Add circuit diagram Ex.4 Optimization of the text      |
|                       |                       | 25      | 8.8.3 Optimization of the text                         |
|                       |                       | 26      | Optimization of the text                               |
|                       |                       | 13      | 8.2.7. Control register                                |
|                       |                       |         | Default value was corrected.                           |
|                       |                       | 15      | 5) RESET bit                                           |
| ETM45E -06            | 12.Jun.2018           |         | RESET function explanation was updated.                |
|                       |                       | 21      | 8.5.2. Related registers                               |
|                       |                       |         | Address of table was corrected.                        |
|                       |                       | 32      | Reference characteristics of Pch-SW and Diode          |
|                       |                       | -11     | Block diagram of FOUT,                                 |
|                       |                       | 21      | Block diagram of Timer interruption                    |
| ETM45E -07            | 12.Feb.2019           | 25      | Block diagram of Time Update interruption              |
| ETW45E -07            | 12.Feb.2019           | 27      | Block diagram of Alarm interruption                    |
|                       |                       | 31 ~ 36 | All renewal of 8.8. Battery backup switchover function |
|                       |                       | 47      | Updated Figure of 8.13 Connection example.             |
|                       |                       | 48      | Note for SA-Package.                                   |
|                       |                       | 6       | Updated access time 1 sec (Max.) from 0.95sec.         |
| ETM45E -08            | 10.Apr.2019           | 33.34   | Updated VDD drop detection.                            |
|                       |                       | 36      | Inserted 8.8.8 Note: Diode characteristics.            |

#### Contents

| 1. Overview                                                                       | 2  |
|-----------------------------------------------------------------------------------|----|
| 2. Block Diagram                                                                  | 2  |
| O. Tamainal danaginting                                                           | ^  |
| 3. Terminal description                                                           |    |
| 3.1. Terminal connections                                                         |    |
| 3.2. Pin Functions                                                                | 3  |
| 4. Absolute Maximum ratings                                                       | 4  |
| 5. Recommended Operating Conditions                                               | 4  |
| 6. Frequency Characteristics                                                      | 5  |
| 7. Electrical Characteristics                                                     | 6  |
| 7.1 DC characteristics                                                            |    |
| 7.2. AC Characteristics                                                           |    |
|                                                                                   |    |
| 8. Use Methods                                                                    | 8  |
| 8.1. Description of Registers                                                     |    |
| 8.1.1. Write / Read and Bank Select                                               | 8  |
| 8.1.2. Register table (Basic time and calendar registers)                         | 8  |
| 8.1.3. Register table (Temperature Data, Backup power supply control register)    |    |
| 8.1.4. Quick Reference                                                            | 10 |
| 8.2. Details of Registers                                                         | 11 |
| 8.2.1. Clock counter (SEC - HOUR)                                                 | 11 |
| 8.2.2. Calendar counter (WEEK - YEAR)                                             | 12 |
| 8.2.3. Alarm registers                                                            | 13 |
| 8.2.4. Fixed-cycle timer control registers                                        | 13 |
| 8.2.5. Extension register                                                         | 13 |
| 8.2.6. Flag register                                                              | 15 |
| 8.2.7. Control register                                                           | 16 |
| 8.2.8. Temperature Data register                                                  | 18 |
| 8.2.9. Backup power supply control register                                       | 19 |
| 8.3. Fixed Cycle Timer Interrupt Function                                         | 19 |
| 8.3.1. Diagram of fixed-cycle timer interrupt function                            | 20 |
| 8.3.2. Related registers for function of time update interrupts.                  | 21 |
| 8.3.3. Fixed-cycle timer interrupt interval (example)                             | 23 |
| 8.3.4. Fixed-cycle timer start timing                                             |    |
| 8.4. Time Update Interrupt Function                                               | 24 |
| 8.4.1. Time update interrupt function diagram                                     | 24 |
| 8.5. Alarm Interrupt Function                                                     | 26 |
| 8.5.1. Diagram of alarm interrupt function                                        | 26 |
| 8.5.2. Related registers                                                          | 27 |
| 8.5.3. Examples of alarm settings                                                 | 29 |
| 8.6. The interrupt functions via /INT-pin or polling.                             | 30 |
| 8.7. Temperature compensation function.                                           | 30 |
| 8.7.1. over view                                                                  | 30 |
| 8.7.2. Related registers for temperature compensation function                    | 30 |
| 8.8. Battery backup switchover function                                           |    |
| 8.8.1. Description of Battery backup switchover function                          | 31 |
| 8.8.2. The power switchover control.                                              |    |
| 8.8.3. Battery Backup switchover related register.                                |    |
| 8.8.4. Battery Backup switchover related register setting                         | 32 |
| 8.8.5. Mode flow of the battery backup switchover function.                       | 33 |
| 8.8.6. The pros and cons of detection period (2msec, 16msec, 128msec and 256msec) | 34 |
| 8.8.7 Connection examples                                                         | 36 |
| 8.8.8 Note: Diode characteristics                                                 | 37 |
|                                                                                   |    |

### **RX8900 SA / CE**

| 8.9. Reading/Writing Data via the I <sup>2</sup> C Bus Interface                           | 38 |
|--------------------------------------------------------------------------------------------|----|
| 8.9.1. Overview of I <sup>2</sup> C-BUS                                                    |    |
| 8.9.2. System configuration                                                                | 38 |
| 8.9.3. Starting and stopping I <sup>2</sup> C bus communications                           | 39 |
| 8.9.4. Data transfers and acknowledge responses during I <sup>2</sup> C-BUS communications | 40 |
| 8.9.5. Slave address                                                                       | 40 |
| 8.9.6 I2C bus protocol                                                                     | 41 |
| 8.10. Backup and Recovery                                                                  | 42 |
| 8.11. About access at the time of backup return and Initial power supply                   | 43 |
| 8.12. Flow chart                                                                           | 44 |
| 8.13. Connection example with Typical Microcontroller                                      | 47 |
| 8.14. Connection RTC used as a clock source (32 kHz-TCXO)                                  | 47 |
| 9. External Dimensions / Marking Layout                                                    | 48 |
| 9.1. RX8900SA                                                                              |    |
| 9.1.1. External dimensions                                                                 |    |
| 9.1.2. Marking layout                                                                      |    |
| 9.2. RX8900CE                                                                              | 49 |
| 9.2.1. External dimensions                                                                 | 49 |
| 9.2.2. Marking layout                                                                      | 49 |
| 10 Application Notes                                                                       | 50 |
| 11. Tables                                                                                 | 51 |
| 12 Figures                                                                                 | 52 |

#### I<sup>2</sup>C-Bus Interface Real-time Clock Module

## **RX8900 SA / CE**

- Features built-in 32.768 kHz DTCXO, High Stability.
- Supports I<sup>2</sup>C-Bus's high-speed mode (Up to 400 kHz)
- · Alarm interrupt function for day, date, hour, and minute settings
- Wakeup timer interruption
- Time update interrupt function
- Temperature compensated 32.768 kHz output with OE function
- · Auto correction of leap years
- Wide interface voltage range: 2.5 V to 5.5 V
- Wide time-keeping voltage range: 1.6 V to 5.5 V
- Low current consumption: 0.70μA / 3 V (Typ.)
- Built-in Backup switchover circuit (trickle charge)

The I<sup>2</sup>C-BUS is a trademark of NXP Semiconductors.

(Seconds, minutes) (FOE and FOUT pins) (from 2000 to 2099)

#### 1. Overview

This module is an I<sup>2</sup>C bus interface-compliant real-time clock which includes a 32.768 kHz DTCXO.

In addition to providing a calendar (year, month, date, day, hour, minute, second) function and a clock counter function, this module provides an abundance of other functions including an alarm function, Wakeup timer function, time update interrupt function, and 32.768 kHz output function. By the battery backup switchover function and the interface power supply input pin, RX8900 can support various power supply circuitries.

The devices in this module are fabricated via a C-MOS process for low current consumption, which enables long-term battery back-up.

2. Block Diagram



Figure 2-1. Block Diagram

#### 3. Terminal description

#### 3.1. Terminal connections



Figure 3-1. Package

#### 3.2. Pin Functions

Table 3-1. Pin Description

| Table 5-1. Till be | 000pt.o |                                                                                                                                                                                                                                                                                                                |
|--------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal name        | I/O     | Function                                                                                                                                                                                                                                                                                                       |
| SDA                | I/O     | This pin's signal is used for input and output of address, data, and ACK bits, synchronized with the serial clock used for I <sup>2</sup> C communications.  Since the SDA pin is an N-ch open drain pin during output, be sure to connect a suitable pull-up resistance relative to the signal line capacity. |
| SCL                | Input   | This is the serial clock input pin for I <sup>2</sup> C Bus communications.                                                                                                                                                                                                                                    |
| FOUT               | Output  | This is the C-MOS output pin with output control provided via the FOE pin. When FOE = "H" (high level), this pin outputs a 32.768 kHz signal. (depend on FSEL bit) When output is stopped, the FOUT pin = "Hi-Z" (high impedance).                                                                             |
| FOE                | Input   | This is an input pin used to control the output mode of the FOUT pin. When this pin's level is high, the FOUT pin is in output mode. When it is low, output via the FOUT pin is stopped.                                                                                                                       |
| / INT              | Output  | This pin is used to output alarm signals, timer signals, time update signals, and other signals. This pin is an open drain pin.                                                                                                                                                                                |
| VBAT               | _       | This is the power supply pin for backup battery. Connect this pin to a large-capacity capacitor, a secondary battery or similar. When the battery switchover function is not needed, VBAT must be connected to VDD.                                                                                            |
| VDD                | _       | This pin is connected to a positive power supply.                                                                                                                                                                                                                                                              |
| GND                | _       | This pin is connected to a ground.                                                                                                                                                                                                                                                                             |
| TEST               | Input   | Used by the manufacturer for testing. (Do not connect externally.)                                                                                                                                                                                                                                             |
| T1                 | Input   | Used by the manufacturer for testing. (Do not connect externally.)                                                                                                                                                                                                                                             |
| T2                 | _       | Used by the manufacturer for testing. (Do not connect externally.)                                                                                                                                                                                                                                             |
| N.C.               | _       | This pin is not connected to the internal IC. Leave N.C. pins open or connect them to GND or VDD.                                                                                                                                                                                                              |

Note: Be sure to connect a bypass capacitor rated at least 0.1 µF between VDD and GND, VBAT and GND.

#### 4. Absolute Maximum ratings

Table 4-1. Absolute Maximum Rating

| G | NΙΓ | ገ = | : N | ١/ |
|---|-----|-----|-----|----|

| Item                | Symbol | Condition                                 | Rating  | Unit       |    |
|---------------------|--------|-------------------------------------------|---------|------------|----|
| Supply voltage (1)  | VDD    | Between VDD and GND                       | -0.3    | to +6.5    | V  |
| Supply voltage (2)  | VBAT   | Between VBAT and GND                      | -0.3    | to +6.5    | V  |
| Input voltage (2)   | Vin    | FOE,SCL, SDA pins                         | GND-0.3 | to +6.5    | V  |
| Output voltage (1)  | Vout1  | FOUT pin                                  | GND-0.3 | to VDD+0.3 | V  |
| Output voltage (2)  | Vout2  | SDA and /INT pins                         | GND-0.3 | to +6.5    | V  |
| Storage temperature | Тѕтс   | When stored separately, without packaging | -55     | to +125    | °C |

#### 5. Recommended Operating Conditions

Table 5-1. Recommended Operating Conditions

GND = 0 V

|                                                                          |        |                                     |      |      |      | J. 12 J |
|--------------------------------------------------------------------------|--------|-------------------------------------|------|------|------|---------|
| Item                                                                     | Symbol | Condition                           | Min. | Тур. | Max. | Unit    |
| Operating supply voltage<br>Normal mode (2)                              | Vaccsw | Between VDD and GND                 | 2.5  | 3.0  | 5.5  | V       |
| Operating supply voltage<br>In case of single supply<br>(VDD = VBAT) (1) | Vacc   | Between VDD and GND<br>(VDD = VBAT) | 1.6  | 3.0  | 5.5  | V       |
| Backup power supply voltage                                              | VBAT   | Between VBAT and GND                | 1.6  | 3.0  | 5.5  | V       |
| Temp. compensation voltage                                               | VTEM   | Temperature compensation voltage    | 2.0  | 3.0  | 5.5  | V       |
| Clock supply voltage                                                     | VCLK   | -                                   | 1.6  | 3.0  | 5.5  | V       |
| Operating temperature                                                    | Topr   | No condensation                     | -40  | +25  | +85  | °C      |

<sup>\*</sup>To apply Min. value of VACC and VCLK, the VDD and VBAT needs to be supplied with more than 2.5V at least for the oscillation to stabilize (oscillation start time tSTA).

<sup>\*</sup> VACCSW is the normal mode operation voltage, at which the Battery backup switchover function is enabled.

<sup>\*</sup>The Min. value of VCLK is the Min. voltage required to retain the time counting function; it is however necessary to maintain VTEM till the oscillation of the oscillator has stabilized (oscillation start time tSTA).

<sup>\*</sup> The temperature compensation stops working below Min. value of VTEM.



#### 5.1. I2C-bus active current

#### Reference characteristic data (Typical)



Figure 7-3. I2C bus current consumption

#### 6. Frequency Characteristics

Table 6-1. Frequency Characteristics

GND = 0 V

| rable e il i requelley e          |        |         |                                                                                 | •                        |                               |
|-----------------------------------|--------|---------|---------------------------------------------------------------------------------|--------------------------|-------------------------------|
| Item                              | Symbol |         | Condition                                                                       | Rating                   | Unit                          |
| Frequency stability               |        | U A     | Ta= 0 to +50 °C, VDD=3.0 V<br>Ta=-40 to +85 °C, VDD=3.0 V                       | ± 1.9 (*1)<br>± 3.4 (*2) |                               |
|                                   | Δf/f   | U B     | Ta= 0 to +50 °C, VDD=3.0 V<br>Ta=-40 to +85 °C, VDD=3.0 V                       | ± 3.8 (*3)<br>± 5.0 (*4) | × 10 <sup>-6</sup>            |
|                                   |        | UC      | Ta= 0 to +50 °C, VDD=3.0 V<br>Ta=-30 to +70 °C, VDD=3.0 V                       | ± 3.8 (*3)<br>± 5.0 (*4) |                               |
| Frequency/voltage characteristics | f/V    | Ta= +25 | °C, VDD=2.0 V to 5.5 V                                                          | ± 1.0 Max.               | $\times$ 10 <sup>-6</sup> / V |
| Oscillation start time            | tsta   |         | °C, V <sub>DD</sub> =1.6 V ~ 5.5 V<br>o +85 °C, V <sub>DD</sub> =1.6 V to 5.5 V | 1.0 Max.<br>3.0 Max.     | s                             |
| Aging                             | fa     | Ta= +25 | °C, VDD=3.0 V, first year                                                       | ± 3 Max.                 | × 10 <sup>-6</sup> /<br>year  |
| Temperature Sensor<br>Accuracy    | Temp   | VDD=3.0 | V                                                                               | ± 5.0 Max.               | °C                            |

 $<sup>^{\</sup>star1)}$  Equivalent to  $\pm 5$  seconds of month deviation.  $^{\star2)}$  Equivalent to  $\pm 9$  seconds of month deviation.

 $<sup>^{\</sup>star3}$ ) Equivalent to  $\pm 10$  seconds of month deviation.  $^{\star4}$ ) Equivalent to  $\pm 13$  seconds of month deviation.

#### 7. Electrical Characteristics

#### 7.1 DC characteristics

Table 7-1 DC characteristics \*Unless otherwise specified, GND = 0 V, VDD = VBAT = 2.5 V to 5.5 V,  $Ta = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ 

| Item                           | Symbol    |                                                                               | Se specified, G<br>Condition                          | 140 0 0, 40           | Min.      | Typ. | Max.      | Unit |
|--------------------------------|-----------|-------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-----------|------|-----------|------|
| Average Current                | - Cynnoon | fscl = 0 Hz, / INT                                                            |                                                       | 1                     |           |      |           | OTHE |
| consumption(1)                 | IDD1      | FOE = GND, VDD                                                                |                                                       | VDD = 5 V             |           | 0.72 | 1.50      |      |
| Average Current consumption(2) | IDD2      | FOUT : output OF<br>Compensation interval<br>VDET3 voltage detection          | F ( High Z )<br>2.0 s<br>on time 2ms                  | V <sub>DD</sub> = 3 V |           | 0.70 | 1.40      | μΑ   |
| Current consumption(3)         | IDD3      | fscl = 0 Hz, / INT<br>FOE = VDD, VDD =                                        | = VBAT                                                | V <sub>DD</sub> = 5 V |           | 1.60 | 2.50      | •    |
| Current consumption(4)         | IDD4      | FOUT :32.768 kH<br>Compensation interval<br>VDET3 voltage detection           | 2.0 s<br>on time 2ms                                  | V <sub>DD</sub> = 3 V |           | 1.15 | 2.40      | μΑ   |
| Current consumption (5)        | IDD5      | fscl = 0 Hz, / INT<br>FOE = VDD, VDD =                                        | = VBAT                                                | VDD = 5 V             |           | 6.70 | 8.00      |      |
| Current consumption (6)        | IDD6      | FOUT :32.768 kH<br>Compensation interval<br>VDET3 voltage detection           | 2.0 s                                                 | V <sub>DD</sub> = 3 V |           | 4.30 | 5.50      | μΑ   |
| Current consumption (7)        | IDD7      | fscl = 0 Hz, / INT<br>FOE = GND, VDD                                          |                                                       | V <sub>DD</sub> = 5 V |           | 0.70 | 1.45      |      |
| Current consumption (8)        | IDD8      | FOUT: output OFF ( High Z ) Compensation OFF VDET3 voltage detection time 2ms |                                                       | V <sub>DD</sub> = 3 V |           | 0.68 | 1.35      | μΑ   |
| Peak Current consumption(9)    | IDD9      |                                                                               | fscl = 0 Hz, / INT = VDD<br>FOE = GND, VDD = VBAT     |                       |           | 55   | 100       | ^    |
| Peak Current consumption (10)  | IDD10     |                                                                               | FOUT : output OFF ( High Z ) Compensation ON ( peak ) |                       |           | 50   | 95        | μΑ   |
| High-level input voltage       | ViH       | SCL, SDA, FOE pi                                                              | ns                                                    |                       | 0.8 × VDD |      | 5.5       | V    |
| Low-level input voltage        | VIL       | SCL, SDA, FOE pi                                                              | ns                                                    |                       | GND - 0.3 |      | 0.2 × VDD | ٧    |
| High-level output              | Voh1      |                                                                               | VDD=5 V, IOH=                                         | :–1 mA                | 4.5       |      | 5.0       |      |
| voltage                        | VOH2      | FOUT pin                                                                      | VDD=3 V, IOH=                                         |                       | 2.2       |      | 3.0       | V    |
| voltage                        | Voн3      |                                                                               |                                                       | VDD=3 V, IOH=-100 μA  |           |      | 3.0       |      |
|                                | Vol1      |                                                                               | VDD=5 V, IOL=                                         |                       | GND       |      | GND+0.5   |      |
|                                | VOL2      | FOUT pin                                                                      | VDD=3 V, IOL=                                         |                       | GND       |      | GND+0.8   | V    |
| Low-level output               | Vol3      |                                                                               | VDD=3 V, IOL=                                         |                       | GND       |      | GND+0.1   |      |
| voltage                        | VOL4      | / INT pin                                                                     | VDD=5 V, IOL=                                         |                       | GND       |      | GND+0.25  | V    |
|                                | VOL5      | •                                                                             | VDD=3 V, IOL=                                         |                       | GND       |      | GND+0.4   |      |
|                                | Vol6      | SDA pin                                                                       | VDD ≥2 V, IOL=                                        | :3 mA                 | GND       |      | GND+0.4   | V    |
| Input leakage<br>current       | ILK       | FOE, SCL, SDA p                                                               | oins, VIN = VDD                                       | or GND                | -0.5      |      | 0.5       | μΑ   |
| Output leakage current         | loz       | / INT, SDA, FOUT                                                              | Г pins, Vouт = V                                      | DD or GND             | -0.5      |      | 0.5       | μΑ   |



Figure 7-1. Temperature compensation current consumption

#### 7.2. AC Characteristics

\* Unless otherwise specified,

Table 7-2. AC Characteristics

| GND = 0 V, VDD = | 2.5 V to 5.5 V | ′ , Ta = –40 ° | °C to +85 °C |
|------------------|----------------|----------------|--------------|
|                  |                |                |              |
|                  |                |                |              |

| Item                                                     | Symbol  | Condition        | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------|---------|------------------|------|------|------|------|
| SCL clock frequency                                      | fscl    |                  |      |      | 400  | kHz  |
| Start condition setup time                               | tsu;sta |                  | 0.6  |      |      | μS   |
| Start condition hold time                                | thd;sta |                  | 0.6  |      |      | μS   |
| Data setup time                                          | tsu;dat |                  | 100  |      |      | ns   |
| Data hold time                                           | thd;dat |                  | 0    |      |      | ns   |
| Stop condition setup time                                | tsu;sto |                  | 0.6  |      |      | μS   |
| Bus idle time between start condition and stop condition | tBUF    |                  | 1.3  |      |      | μS   |
| Time when SCL = "L"                                      | tLOW    |                  | 1.3  |      |      | μS   |
| Time when SCL = "H"                                      | thigh   |                  | 0.6  |      |      | μS   |
| Rise time for SCL and SDA                                | tr      |                  |      |      | 0.3  | μS   |
| Fall time for SCL and SDA                                | tf      |                  |      |      | 0.3  | μS   |
| Allowable spike time on bus                              | tsp     |                  |      |      | 50   | ns   |
| FOUT duty                                                | tw /t   | 50% of VDD level | 40   | 50   | 60   | %    |

Note: These timing specifications are applied in access by 400kHz.



Figure 7-2 I2C Bus Timing Chart

Warning: When accessing this device, all communication from transmitting the start condition to transmitting the stop condition after access **should be completed within 1 seconds**.

If such communication requires 1  $\stackrel{\circ}{\text{seconds}}$  or longer, the  $I^2C$  bus interface is reset by the internal bus timeout function.

When bus-time-out occur, SDA turns to Hi-Z input mode.

Note: During access to the time registers, the time counting is on hold! This means that up to 1 second can be "lost" in case of unsuccessful communication as mentioned above!

Please make sure to send I2C start condition before actual transmission of the RTCs slave address as otherwise the slave address appears to be shifted by 1 bit!

#### 8. Use Methods

#### 8.1. Description of Registers

#### 8.1.1. Write / Read and Bank Select

Address 00h to 0Fh: Basic time and calendar register... Compatible with RX-8803.

Time and date registers have two addresses from 00h to 06h and 10h to 16h (either can be used with equal results).

Addresses 17h to 18h are Temperature Data, Backup power supply control register

#### 8.1.2. Register table (Basic time and calendar registers)

Table 8-1. Basic Time and Calendar Registers

| Address  | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Read | Write |
|----------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|
| 00 or 10 | SEC                | 0     | 40    | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 01 or 11 | MIN                | 0     | 40    | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 02 or 12 | HOUR               | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 03 or 13 | WEEK               | 0     | 6     | 5     | 4     | 3     | 2     | 1     | 0     | Р    | Р     |
| 04 or 14 | DAY                | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 05 or 15 | MONTH              | 0     | 0     | 0     | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 06 or 16 | YEAR               | 80    | 40    | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 07       | RAM                | •     | •     | •     | •     | •     | •     | •     | •     | Р    | Р     |
| 08       | MIN Alarm          | AE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 09       | HOUR Alarm         | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
|          | WEEK Alarm         |       | 6     | 5     | 4     | 3     | 2     | 1     | 0     |      |       |
| 0A       | DAY Alarm          | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     | Р    | Р     |
| 0B or 1B | Timer Counter 0    | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     | Р    | Р     |
| 0C or 1C | Timer Counter 1    | •     | •     | •     | •     | 2048  | 1024  | 512   | 256   | Р    | Р     |
| 0D or 1D | Extension Register | TEST  | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 | Р    | Р     |
| 0E or 1E | Flag Register      | 0     | 0     | UF    | TF    | AF    | 0     | VLF   | VDET  | Р    | Р     |
| 0F or 1F | Control Register   |       | CSEL0 | UIE   | TIE   | AIE   | 0     | 0     | RESET | Р    | Р     |

 $\mathsf{P} : \mathsf{Possible} \;, \; \mathsf{I} : \mathsf{Invalid}$ 

Note After the initial power-up (from 0 V) or in case the VLF bit returns "1", make sure to initialize all registers, before using the RTC.

Be sure to avoid entering incorrect date and time data, as clock operations are not guaranteed when the data or time data is incorrect.

- During the initial power-up, the following are the default settings for the register values

Initial value\_0 : TEST,WADA,USEL,TE,FSEL1,FSEL0,TSEL0,UF,TF,AF,CSEL1,UIE,TIE,AIE,RESET 
VDETOFF,SWOFF,BKSMP1,BKSMP0

Initial value\_1: TSEL1,VLF,VDET,CSEL0

- \* At this point, all other register values are undefined, so be sure to perform a reset before using the module.
- Only a "0" can be written to the UF, TF, AF, VLF, or VDET bit.
- Any bit marked with "o" should be used with a value of "0" after initialization.
- Any bit marked with "•" is a RAM bit that can be used to read or write any data.
- The TEST bit is used by the manufacturer for testing. Be sure to set "0" for this bit when writing.
- If an alarm function is not used, registers 08h-0Ah can be used as RAM. ( AIE: "0")
- Reading register value of address 0Bh-0Ch is pre-set data.

If a timer function is not used, register of 0Bh-0Ch can be used as RAM. (TE,TIE: "0")

#### 8.1.3. Register table (Temperature Data, Backup power supply control register)

Table 8-2. Register table (Temperature Data, Backup power supply control register)

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3       | bit 2 | bit 1  | bit 0  | Read | Write |
|---------|-----------------|-------|-------|-------|-------|-------------|-------|--------|--------|------|-------|
| 17      | TEMP            | 128   | 64    | 32    | 16    | 8           | 4     | 2      | 1      | Р    | I     |
| 18      | Backup Function | 0     | 0     | 0     | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 | Р    | Р     |
| 19      | Not use         | 0     | 0     | 0     | 0     | 0           | 0     | 0      | 0      | Р    | I     |
| 1A      | Not use         | 0     | 0     | 0     | 0     | 0           | 0     | 0      | 0      | Р    | I     |

P : Possible , I : Invalid

#### 8.1.4. Quick Reference

Table 8-3 Register Quick Reference

| Update inte       |                       | Dofault  |
|-------------------|-----------------------|----------|
| Opuate inte       | Trupt tilling         | Default  |
| USEL = 0          | Once per seconds.     | √        |
| USEL = 1          | Once per minutes.     |          |
| Output Freque     | ency selection        |          |
| FSEL1, FSEL0 = 00 | 32.768Khz             | √        |
| FSEL1, FSEL0 = 01 | 1024Hz                |          |
| FSEL1, FSEL0 = 10 | 1Hz                   |          |
| FSEL1, FSEL0 = 11 | 32.768kHz             |          |
| Timer source of   | clock selection.      |          |
| TSEL1, TSEL0 = 00 | 64Hz                  |          |
| TSEL1, TSEL0 = 01 | every Seconds update  |          |
| TSEL1, TSEL0 = 10 | every Minutes update. | <b>V</b> |
| TSEL1, TSEL0 = 11 | 4096Hz                |          |
| Temperature comp  | ensation selection    |          |
| CSEL1, CSEL0 = 00 | 0.5 sec               |          |
| CSEL1, CSEL0 = 01 | 2.0 sec               | <b>√</b> |
| CSEL1, CSEL0 = 10 | 10 sec                |          |
| CSEL1, CSEL0 = 11 | 30 sec                |          |

#### 8.2. Details of Registers

#### 8.2.1. Clock counter (SEC - HOUR)

Table 8-4. Clock Counter Registers

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 00, 10  | SEC      | 0     | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 01, 11  | MIN      | 0     | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 02, 12  | HOUR     | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |

<sup>\*) &</sup>quot;o" indicates write-protected bits. A zero is always read from these bits.

- The clock counter counts seconds, minutes, and hours.
- The data format is BCD format. For example, when the "seconds" register value is "0101 1001" it indicates 59 seconds.
- \* Note with caution that writing non-existent time data may interfere with normal operation of the clock counter.

#### 1) Second counter

Table 8-5 Second Counter Register

|   |         |          | 09.010. |       |       |       |       |       |       |       |
|---|---------|----------|---------|-------|-------|-------|-------|-------|-------|-------|
|   | Address | Function | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| F | 00, 10  | SEC      | 0       | 40    | 20    | 10    | 8     | 4     | 2     | 1     |

• This second counter counts from "00" to "01," "02," and up to 59 seconds, after which it starts again from 00 seconds.

#### 2) Minute counter

Table 8-6. Minute Counter Register

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 |   | bit 3 | bit 2 | bit 1 |   | bit 0 |
|---------|----------|-------|-------|-------|-------|---|-------|-------|-------|---|-------|
| 01, 11  | MIN      | 0     | 40    | 20    | 10    | T | 8     | 4     | 2     | T | 1     |

• This minute counter counts from "00" to "01," "02," and up to 59 minutes, after which it starts again from 00 minutes.

#### 3) Hour counter

Table 8-7 Hour Counter Register

| 10000   | riour obuiltor | rtogiotoi |       |       |       |       |       |       |       |       |
|---------|----------------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|
| Address |                | Function  | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| 02, 12  |                | HOUR      | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |

• This hour counter counts from "00" hours to "01," "02," and up to 23 hours, after which it starts again from 00 hours.



Figure 8-1 32768Hz Divider, Counter, FOUT

#### 8.2.2. Calendar counter (WEEK - YEAR)

Table 8-8. Calendar counter Register

|         | and make do an ito in to grotter |       |       |       |       |       |       |       |       |
|---------|----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Address | Function                         | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| 03, 13  | WEEK                             | 0     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |

<sup>\*) &</sup>quot;o" indicates write-protected bits. A zero is always read from these bits.

#### 1) Day of the WEEK counter

- The day (of the week) is indicated by 7 bits, bit 0 to bit 6.
   The day data values are counted as follows: Day 01h → Day 02h → Day 04h → Day 08h → Day 10h → Day 20h → Day 40h → Day 01h → Day 02h, etc.
- The correspondence between days and count values is shown below.

Table 8-9. Week Counter Register

| WEEK           | bit 7                         | bit 6                                                                                                                                                                                           | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Day      | Data [h] |  |
|----------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|----------|----------|--|
|                | 0                             | 0                                                                                                                                                                                               | 0     | 0     | 0     | 0     | 0     | 1     | Sunday   | 01 h     |  |
|                | 0                             | 0                                                                                                                                                                                               | 0     | 0     | 0     | 0     | 1     | 0     | Monday   | 02 h     |  |
|                | 0                             | 0                                                                                                                                                                                               | 0     | 0     | 0     | 1     | 0     | 0     | Tuesday  | 04 h     |  |
| Write/Read     | 0                             | 0 0 0 0 <b>1</b> 0 0 Wednesd                                                                                                                                                                    |       |       |       |       |       |       |          |          |  |
|                | 0 0 0 <b>1</b> 0 0 0 Thursday |                                                                                                                                                                                                 |       |       |       |       |       |       |          |          |  |
|                | 0                             | 0                                                                                                                                                                                               | 1     | 0     | 0     | 0     | 0     | 0     | Friday   | 20 h     |  |
|                | 0                             | 1                                                                                                                                                                                               | 0     | 0     | 0     | 0     | 0     | 0     | Saturday | 40 h     |  |
| Write prohibit | Also<br>sev                   | * Do not set "1" to more than one day at the same time. Also, note with caution that any setting other than the seven shown above should not be made as it may interfere with normal operation. |       |       |       |       |       |       |          |          |  |

Table 8-10. Date Counter Registers

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 04, 14  | DAY      | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |
| 05, 15  | MONTH    | 0     | 0     | 0     | 10    | 8     | 4     | 2     | 1     |
| 06, 16  | YEAR     | 80    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |

<sup>\*) &</sup>quot;o" indicates write-protected bits. A zero is always read from these bits.

- The auto calendar function updates all dates, months, and years from January 1, 2001 to December 31, 2099.
- The data format is BCD format. For example, a date register value of "0011 0001" indicates the 31st.
- \* Note with caution that writing non-existent date data may interfere with normal operation of the calendar counter.

#### 2) Date counter

Table 8-11. Day Counter Register

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 04, 14  | DAY      | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |

- The updating of dates by the date counter varies according to the month setting.
- \* A leap year is set whenever the year value is a multiple of four (such as 04, 08, 12, 88, 92, or 96). In February of a leap year, the counter counts dates from "01," "02," "03," to "28," "29," "01," etc.

Table 8-12. Date update pattern

| DAY        | Month                    | Date update pattern       |
|------------|--------------------------|---------------------------|
|            | 1, 3, 5, 7, 8, 10, or 12 | 01, 02, 03 ~ 30, 31, 01 ~ |
| Write/Read | 4, 6, 9, or 11           | 01, 02, 03 ~ 30, 01, 02 ~ |
| write/Read | February in normal year  | 01, 02, 03 ~ 28, 01, 02 ~ |
|            | February in leap year    | 01, 02, 03 ~ 28, 29, 01 ~ |

#### 3) Month counter

Table 8-13. Month counter Register

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 05, 15  | MONTH    | 0     | 0     | 0     | 10    | 8     | 4     | 2     | 1     |

<sup>•</sup> The month counter counts from 01 (January), 02 (February), and up to 12 (December), then starts again at 01 (January).

#### 4) Year counter

Table 8-14. Year Counter Register

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 06, 16  | YEAR     | Y80   | Y40   | Y20   | Y10   | Y8    | Y4    | Y2    | Y1    |

- The year counter counts from 00, 01, 02 and up to 99, then starts again at 00.
- Any year that is a multiple of four (04, 08, 12, 88, 92, 96, etc.) is handled as a leap year.

#### 8.2.3. Alarm registers

Table 8-15. Alarm Registers

| Address | Function   | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 08      | MIN Alarm  | AE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 09      | HOUR Alarm | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0A      | WEEK Alarm | ۸⊏    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| UA      | DAY Alarm  | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |

- The alarm interrupt function is used, along with the AEI, AF, and WADA bits, to set alarms for specified date, day, hour, and minute values.
- When the settings in the above alarm registers and the WADA bit match the current time, the /INT pin goes to low level and "1" is set to the AF bit to report that an alarm interrupt event has occurred.

#### 8.2.4. Fixed-cycle timer control registers

Table 8-16. Fixed-cycle timer control registers

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0B, 1B  | Timer Counter 0 | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     |
| 0C, 1C  | Timer Counter 1 | •     | •     | •     | •     | 2048  | 1024  | 512   | 256   |

- These registers are used to set the preset countdown value for the fixed-cycle timer interrupt function. The **TE**, **TF**, **TIE**, **and TSEL0/1 bits** are also used to set the fixed-cycle timer interrupt function.
- When the value in the above fixed-cycle timer control register changes from 001h to 000h, the /INT pin goes to low level and "1" is set to the TF bit to report that a fixed-cycle timer interrupt event has occurred.

#### 8.2.5. Extension register

Table 8-17. Extension Register

| - | 40.00   | - Atomorom regional |                  |       |       |       |       |       |       |       |
|---|---------|---------------------|------------------|-------|-------|-------|-------|-------|-------|-------|
|   | Address | Function            | bit 7            | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|   |         | Extension Register  | TEST             | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
|   | 0D, 1D  | (Default)           | (0)<br>mandatory | (–)   | (–)   | (–)   | (0)   | (0)   | (–)   | (–)   |

- st 1) "The default value is the value that is read (or is set internally) after powering up from 0 V
- \*2) "0 mandatory" 0" Make sure to always write 0 into this bit.
- \*3) "-" indicates a default value is undefined.
- This register is used to specify the target for the alarm function or time update interrupt function and to select or set operations such as fixed-cycle timer operations.

#### 1) TEST bit

This is the manufacturer's test bit. Its value should always be "0". Be careful to avoid writing a "1" to this bit when writing to other bits.

Table 8-18. TEST bit

| TEST         | Data                            | Description                                  |  |  |  |  |  |
|--------------|---------------------------------|----------------------------------------------|--|--|--|--|--|
| 0            | Normal operation mode * Default |                                              |  |  |  |  |  |
| Write/Read 1 |                                 | Setting prohibited (manufacturer's test bit) |  |  |  |  |  |

#### 2) WADA (Week Alarm/Day Alarm) bit

This bit is used to specify either WEEK or DAY as the target of the alarm interrupt function.

Writing a "1" to this bit specifies a DAY alarm, meaning the alarm interrupt is initiated independent of the actual day when the set time is reached.

Writing a "0" to this bit specifies a WEEK alarm, so an alarm interrupt is only generated when the set time is reached on a dedicated day of a week.

#### 3) USEL (Update Interrupt Select) bit

This bit is used to define if the RTC should output a "second update" or "minute update" interrupt, allowing to synchronize external clocks with the time registers of the RTC.

Table 8-19. USEL bit

| USEL         | Data | update interru | Auto reset time<br>tRTN |               |
|--------------|------|----------------|-------------------------|---------------|
| \\/rito/Dood | 0    | second update  | * Default               | 500 ms        |
| Write/Read   | 1    | minute update  |                         | Min. 7.813 ms |

#### 4) TE (Timer Enable) bit

This bit controls the start/stop setting for the fixed-cycle timer interrupt function.

Writing a "1" to this bit specifies starting of the fixed-cycle timer interrupt function (a countdown starts from a preset value).

Writing a "0" to this bit specifies stopping of the fixed-cycle timer interrupt function.

#### 5) FSEL0,1 (FOUT frequency Select 0, 1) bits

The combination of these two bits is used to set the FOUT frequency.

Note: All frequencies are temperature compensated!

Table 8-20. FSEL bits

| 3010 0 E0. 1 OEE |                        |   |                           |  |  |  |  |  |  |  |  |
|------------------|------------------------|---|---------------------------|--|--|--|--|--|--|--|--|
| FSEL0,1          | FSEL1 FSEL0 FOUT frequ |   | FOUT frequency            |  |  |  |  |  |  |  |  |
|                  | 0                      | 0 | 32768 Hz Output * Default |  |  |  |  |  |  |  |  |
| Write/Dood       | 0                      | 1 | 1024 Hz Output            |  |  |  |  |  |  |  |  |
| Write/Read       | 1                      | 0 | 1 Hz Output               |  |  |  |  |  |  |  |  |
|                  | 1                      | 1 | 32768 Hz Output           |  |  |  |  |  |  |  |  |

#### 6) TSEL0,1 (Timer Select 0, 1) bits

The combination of these two bits is used to set the countdown period (source clock) for the fixed-cycle timer interrupt function (four settings can be made).

Table 8-21. TSEL bits

| TSEL0,1    | TSEL1<br>(bit 1) | TSEL0<br>(bit 0) | Source clock                      |  |  |  |  |  |  |  |
|------------|------------------|------------------|-----------------------------------|--|--|--|--|--|--|--|
|            | 0                | 0                | 4096 Hz / Once per 244.14 μs      |  |  |  |  |  |  |  |
| Write/Read | 0                | 1                | 64 Hz / Once per 15.625 ms        |  |  |  |  |  |  |  |
| Wille/Reau | 1                | 0                | "Second" update / Once per second |  |  |  |  |  |  |  |
|            | 1                | 1                | "Minute" update / Once per minute |  |  |  |  |  |  |  |

#### 8.2.6. Flag register

Table 8-22. Flag Register

| Address | Function      | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0E, 1E  | Flag register | 0     | 0     | UF    | TF    | AF    | 0     | VLF   | VDET  |
| OL, IL  | (Default)     | (0)   | (0)   | (–)   | (–)   | (-)   | (0)   | (1)   | (1)   |

Default is values loaded automatically after power ON from 0V.

#### 1) VLF (Voltage Low Flag) bit

VLF indicates the retained reliability of clock functions and internal data.

When VLF was set to "1", it indicates possibility that was lost of both memorized data and clock calendar data. The factor of VLF are 2kinds.

1 Supply voltage drop less than 1.6V(VCLK) was detected.

VLF-voltage-detector is active in anytime. Detection velocity is about 1ms to 10ms.

2 The internal crystal oscillation was stopped. This detector is active in anytime.

Detection velocity is about 100ms.

Once VLF value was set to "1", its "1" is retained until a "0" is written to it.

After initial power ON from 0 V, make sure VLF was set to "1".

#### Table 8-23. VLF bit

| VLF     | Data | Description                                                                                                                                                                                                        |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| \\/rito | 0    | The VLF bit is cleared to zero to prepare for the next status detection.                                                                                                                                           |
| Write   | 1    | Invalid (writing a 1 will be ignored)!                                                                                                                                                                             |
|         | 0    | No supply voltage drop occurred, so data are not compromised.                                                                                                                                                      |
| Read    | 1    | Low voltage has been detected, so data loss might have occurred, and time information might be compromised.  All registers must be initialized.  (This setting is retained until a "zero" is written to this bit.) |

#### 2) VDET (Voltage Detection Flag) bit

VDET indicates the retained reliability of temperature compensation.

When VET was set to "1", it indicates possibility that was lost of clock stability history.

The factor of VDET.

Supply voltage drop less than 1.95V(VDET) was detected.

VDET is detected in every temperature compensation timing. Detection velocity is about 1ms to 10ms.

Once VDET value is "1", VDET is retained until a "0" is written to it.

After powering up from 0 V, make sure to set this bit's value to "1".

Table 8-24. VDET bit

| VDET  | Data | Description                                                                    |
|-------|------|--------------------------------------------------------------------------------|
| Maita | 0    | The VDET bit is cleared to zero to prepare for the next low voltage detection. |
| Write | 1    | Invalid (writing a 1 will be ignored)!                                         |
| Read  | 0    | Temperature compensation is normal.                                            |
| Read  | 1    | Temperature compensation has been stopped.                                     |

<sup>&</sup>quot;o" indicates write-protected bits. A zero is always read from these bits.

<sup>&</sup>quot;-" indicates a default value is undefined.

#### 3) UF ( Update Flag ) bit

If set to "0" beforehand, this flag bit's value changes from "0" to 1" when a time update interrupt event has occurred. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

\* For details, see "8.4. Time Update Interrupt Function".

#### 4) TF (Timer Flag) bit

If set to "0" beforehand, this flag bit's value changes from "0" to 1" when a fixed-cycle timer interrupt event has occurred. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

\* For details, see "8.3. Fixed-cycle Timer Interrupt Function".

#### 5) AF ( Alarm Flag ) bit

If set to "0" beforehand, this flag bit's value changes from "0" to 1" when an alarm interrupt event has occurred. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

\* For details, see "8.5. Alarm Interrupt Function".

#### 8.2.7. Control register

Table 8-25. Control Register

| Address | Function         | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0F. 1F  | Control Register | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | 0     | 0     | RESET |
| OF, IF  | (Default)        | (0)   | (1)   | (0)   | (0)   | (0)   | (0)   | (0)   | (0)   |

- \*1) The default value is the value that is read (or is set internally) after powering up from 0 V.
- \*2) "o" indicates write-protected bits. A zero is always read from these bits.
- \*3) "-" indicates no default value has been defined.
- This register is used to control interrupt event output from the /INT pin and the stop/start status of clock and calendar operations.

#### 1) CSEL0,1 (Compensation interval Select 0, 1) bits

The combination of these two bits is used to set the temperature compensation interval.

Table 8-26. CSEL bits

| CSEL0,1    | CSEL0,1 CSEL1 CSEL0 Compensation |   | Compensation interval |
|------------|----------------------------------|---|-----------------------|
|            | 0                                | 0 | 0.5 s                 |
| Write/Read | 0                                | 1 | 2.0 s * Default       |
| Wille/Reau | 1                                | 0 | 10 s                  |
|            | 1                                | 1 | 30 s                  |

#### 2) UIE (Update Interrupt Enable) bit

When a time update interrupt event is generated (when the UF bit value changes from "0" to "1"), this bit's value specifies if an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

When a "1" is written to this bit, an interrupt signal is generated (/INT status changes from Hi-Z to low) when an interrupt event is generated.

When a "0" is written to this bit, no interrupt signal is generated when an interrupt event occurs.

Table 8-27. UIE bit

| UIE        | Data                                                                                                                                                                                                                                                                                      | Function                                                                                                                               |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
|            | 0                                                                                                                                                                                                                                                                                         | When a time update interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status changes from low to Hi-Z). |
| Write/Read | 1                                                                                                                                                                                                                                                                                         | When a time update interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).                    |
|            | * When a time update interrupt event occurs, low-level output from the /INT pin occurs only<br>when the value of the control register's UIE bit is "1". This /INT status is automatically cleared<br>(/INT status changes from low to Hi-Z) earliest 7.813 ms after the interrupt occurs. |                                                                                                                                        |

#### 3) TIE (Timer Interrupt Enable) bit

When a fixed-cycle timer interrupt event occurs (when the TF bit value changes from "0" to "1"), this bit's value specifies if an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status

remains Hi-Z). When a "1" is written to this bit, an interrupt signal is generated (/INT status changes from Hi-Z to low) when an interrupt event is generated.

When a "0" is written to this bit, no interrupt signal is generated when an interrupt event occurs.

Table 8-28. TIE bit

| TIE        | Data | Function                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 0    | When a fixed-cycle timer interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status changes from low to Hi-Z).                                                                                                                                                                                                                                                                                    |
| Write/Read | 1    | When a fixed-cycle timer interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).  * When a fixed-cycle timer interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's TIE bit is "1". Earliest 7.813 ms after the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low to Hi-Z). |

#### 4) AIE (Alarm Interrupt Enable) bit

When an alarm timer interrupt event occurs (when the AF bit value changes from "0" to "1"), this bit's value specifies if an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

When a "1" is written to this bit, an interrupt signal is generated (/INT status changes from Hi-Z to low) when an interrupt event is generated.

When a "0" is written to this bit, no interrupt signal is generated when an interrupt event occurs.

Table 8-29. AIE bit

| AIE        | Data | Function                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 0    | When an alarm interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status changes from low to Hi-Z).                                                                                                                                                                                                                                          |
| Write/Read | 1    | When an alarm interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).  * When an alarm interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's AIE bit is "1". This setting is retained until the AF bit value is cleared to zero. (No automatic cancellation) |

<sup>\*</sup> For details, see "8.5. Alarm Interrupt Function".

#### [Caution]

- (1) The /INT pin is a shared interrupt output pin for three types of interrupts. It outputs the OR'ed result of these interrupt outputs. When an interrupt has occurred (when the /INT pin is at low level), the UF, TF, read AF flags to determine which flag has a value of "1" (this indicates which type of interrupt event has occurred).
- (2) The status of update interrupt, timer interrupt and alarm interrupt can be checked by software polling without using the /INT pin. In this case, write "0" into UIE, TIE, and AIE bits to avoid physical interrupt generation and thus reduce power consumption.

#### 5) RESET bit

RESET bit was prepared for the synchronized starting of time or timer.

The detailed function of reset.

For example.

S is start condition. P is stop condition. RS is re-start condition.

S---Slave address(w)---ACK1---0Fh---ACK2---01h---ACK3---RS---R/W access----P.

RESET-bit is set at ACK3, but RESET doesn't execute.

after set of RESET, RESET-function executes momentarily at next P, and RESET-bit clears automatically.

RESET area of circuit is the count-down-chain of 2Hz from 16kHz, are cleared.

Therefore, RESET do not affect 32kHz output.

Next update timing of a Seconds counter from RESET.

That range is 1000ms-30.5µs from just 1000ms.

RESET affects to time update interruption, alarm, and timer.

#### Note:

RESET is not released by the reception of a RE-START condition before receiving a STOP condition.

Unnecessary use of RESET will be the cause of delay error of Calendar and Clock.

#### 8.2.8. Temperature Data register

Table 8-30. Temperature Data Register

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 17      | TEMP     | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     |

<sup>1)</sup> Temperature Data register

This register can be used to read digital temperature data.

The temperature data are updated during operation of the temperature compensation circuit.

You can make a conversion to a centigrade by temperature data by calculating in the following expression.

Temperature[ $^{\circ}$ C] = (TEMP[7:0] \* 2 – 187.19) / 3.218

#### 8.2.9. Backup power supply control register

Table 8-31. Backup power supply control register

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3       | bit 2 | bit 1  | bit 0  |
|---------|-----------------|-------|-------|-------|-------|-------------|-------|--------|--------|
| 18      | Backup Function | 0     | 0     | 0     | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 |

This register controls the functionality of the power switchover and backup function.

#### 1) VDETOFF bit (Voltage Detector OFF)

This bit controls the voltage detection circuit of the main power supply VDD.

\* For details, see "8.8.5. Related registers of the backup power supply switchover function"

#### 2) SWOFF bit (Switch OFF)

This bit controls the internal P-MOS switch for preventing back flow.

\* For details, see "8.8.5. Related registers of the backup power supply switchover function".

#### 3) BKSMP1. BKSMP0 bit (Backup mode Sampling time)

These bits control the operation time when to be intermittently driven the VDD voltage detection.

\* For details, see "8.8.5. Related registers of the backup power supply switchover function"

#### 8.3. Fixed Cycle Timer Interrupt Function

This interruption is released automatically, that is most suitable for a wakeup timer or an interval operation system. The fixed-cycle timer interrupt generation function generates an interrupt event periodically at any fixed cycle set between  $244.14 \, \mu s$  and  $4095 \, minutes$ .

When an interrupt event is generated, the /INT pin goes to low level and "1" is set to the TF bit to report that an event has occurred. (However, when a fixed-cycle timer interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's TIE bit is "1". Earliest 7.813 ms after the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low-level to Hi-Z).



Figure 8-2 Wakeup Timer Interrupt.

#### 8.3.1. Diagram of fixed-cycle timer interrupt function



Figure 8-3 Fixed-cycle Timer Interrupt Timing Chart.

- (1) When a "1" is written to the TE bit, the fixed-cycle timer countdown starts from the preset value.
- (2) A fixed-cycle timer interrupt event starts a countdown based on the countdown period (source clock). When the count value changes from 001h to 000h, an interrupt event occurs.
  - \* After the interrupt event occurs, the counter automatically reloads the preset value and again starts to count down. (Repeated operation)
- (3) When a fixed-cycle timer interrupt event occurs, "1" is written to the TF bit.
- (4) When the TF bit = "1" its value is retained until it is cleared to zero.
- (5) If the TIE bit = "1" when a fixed-cycle timer interrupt occurs, /INT pin output goes low.

  \* If the TIE bit = "0" when a fixed-cycle timer interrupt occurs, /INT pin output remains Hi-Z.
- (6) Output from the /INT pin remains low during the tRTN period following each event, after which it is automatically cleared to Hi-Z status.
  - \* /INT is again set low when the next interrupt event occurs.
- (7) When a "0" is written to the TE bit, the fixed-cycle timer function is stopped, and the /INT pin is set to Hi-Z status
  - \* When /INT = low, the fixed-cycle timer function is stopped. The tRTN period is the maximum amount of time before the /INT pin status changes from low to Hi-Z.
- (8) As long as /INT = low, the /INT pin status does not change when the TF bit value changes from "1" to "0".
- (9) When /INT = low, the /INT pin status changes from low to Hi-Z as soon as the TIE bit value changes from "1" to "0".



Figure 8-4. Fixed-cycle Timer Interrupt Block Diagram

8.3.2. Related registers for function of time update interrupts.

Table 8-32. Related registers for function of time update interrupts.

| Address | Function           | bit 7                 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|--------------------|-----------------------|-------|-------|-------|-------|-------|-------|-------|
| 0B, 1B  | Timer Counter 0    | 128                   | 64    | 32    | 16    | 8     | 4     | 2     | 1     |
| 0C, 1C  | Timer Counter 1    | •                     | •     | •     | •     | 2048  | 1024  | 512   | 256   |
| 0D, 1D  | Extension Register | nsion Register TEST W |       | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
| 0E, 1E  | Flag Register      | 0                     | 0     | UF    | TF    | AF    | EVF   | VLF   | VDET  |
| 0F, 1F  | Control Register   | CSEL1                 | CSEL0 | UIE   | TIE   | AIE   | EIE   | 0     | RESET |

- \*1) "o" indicates write-protected bits. A zero is always read from these bits.
- \*2) Bits marked with "•" are RAM bits that can contain any value and are read/write-accessible.
- \* Before entering settings for operations, we recommend writing a "0" to the TE and TIE bits to prevent hardware interrupts from occurring inadvertently while entering settings.
- \* When the RESET bit value is "1" the time update interrupt function does not operate.
- \* When the fixed-cycle timer interrupt function is not being used, the fixed-cycle timer control register (0Bh to 0Ch) can be used as a RAM register. In such cases, stop the fixed-cycle timer function by writing "0" to the TE and TIE bits.
- 1) TSEL0,1 bits (Timer Select 0, 1)
  The combination of these two bits is used to set the countdown period (source clock) for the fixed-cycle timer interrupt function (four settings can be made).

Table 8-33. TSEL bits

| TSEL0,1    | TSEL1<br>(bit 1) | TSEL0<br>(bit 0) | Source          | e clock              | Auto reset time tRTN (Min.) | Effects of<br>RESET bits |
|------------|------------------|------------------|-----------------|----------------------|-----------------------------|--------------------------|
|            | 0                | 0                | 4096 Hz         | /Once per 244.14 μs  | 122 μs                      | _                        |
| Write/Read | 0                | 1                | 64 Hz           | / Once per 15.625 ms | 7.813 ms                    | * Does not operate       |
| write/Read | 1                | 0                | "Second" update | /Once per second     | 7.813 ms                    | when the RESET           |
|            | 1                | 1                | "Minute" update | /Once per minute     | 7.813 ms                    | bit value is "1".        |

- \*1) The /INT pin's auto reset time (tRTN) varies as shown above according to the source clock setting.
- \*2) When the source clock has been set to "second update" or "minute update", the timing of both countdown and interrupts is coordinated with the clock update timing.

#### 2) Fixed-cycle Timer Control register (Reg - 0Bh to 0Ch)

This register is used to set the default (preset) value for the counter. Any count value from 1 (001 h) to 4095 (FFFh) can be set. The counter counts down based on the source clock's period, and when the count value changes from 001h to 000h, the TF bit value becomes "1".

The countdown that starts when the TE bit value changes from "0" to "1" always begins from the set value. Be sure to write "0" to the TE bit before writing a value into the timer counter register. If a value is written while TE = "1" the first subsequent event will not be generated correctly.

Table 8-34. Timer Counter Registers

| 3                                               |                                                 |  |  |  |  |  |
|-------------------------------------------------|-------------------------------------------------|--|--|--|--|--|
| Address 0C,1C                                   | Address 0B,1B                                   |  |  |  |  |  |
| Timer Counter 1                                 | Timer Counter 0                                 |  |  |  |  |  |
| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |  |  |  |  |  |
| • • • 2048 1024 512 256                         | 128 64 32 16 8 4 2 1                            |  |  |  |  |  |

#### 3) TE (Timer Enable) bit

This bit controls the start/stop setting for the fixed-cycle timer interrupt function.

Table 8-35. TE bit

| TE         | Data | Description                                                                                                                                                  |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 0    | Stops fixed-cycle timer interrupt function.                                                                                                                  |
| Write/Read | 1    | Starts fixed-cycle timer interrupt function.  * The countdown that starts when the TE bit value changes from "0" to "1" always begins from the preset value. |

#### 4) TF (Timer Flag) bit

If set to "0" beforehand, this flag bit's value changes from "0" to 1" when a fixed-cycle timer interrupt event has occurred. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

Table 8-36. TF bit

| TF                      | Data                                                                                                                                                                   | Description                                                                                              |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Write                   | The TF bit is cleared to zero to prepare for the next status detection  * Clearing this bit to zero does not enable the /INT low output status to be cleared (to Hi-Zi |                                                                                                          |
|                         | 1                                                                                                                                                                      | Invalid (writing a 1 will be ignored)!                                                                   |
| Read <sub>1</sub> Fixed |                                                                                                                                                                        | Fixed-cycle timer interrupt events are not detected.                                                     |
|                         |                                                                                                                                                                        | Fixed-cycle timer interrupt events are detected. (Result is retained until this bit is cleared to zero.) |

#### 5) TIE (Timer Interrupt Enable) bit

When a fixed-cycle timer interrupt event occurs (when the TF bit value changes from "0" to "1"), this bit's value specifies whether an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

Table 8-37. TIE bit

| TIE             | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>Write/Read |      | 1) When a fixed-cycle timer interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status remains Hi-Z).  2) When a fixed-cycle timer interrupt event occurs, the interrupt signal is canceled (/INT status changes from low to Hi-Z).  * Even when the TIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = "L").                               |
|                 | 1    | When a fixed-cycle timer interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).  * When a fixed-cycle timer interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's TIE bit is "1". Earliest 7.813 ms the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low to Hi-Z). |



#### 8.3.3. Fixed-cycle timer interrupt interval (example)

| Table 8-38.  | Fixed-cvc  | de timer | interrupt   | interval   |
|--------------|------------|----------|-------------|------------|
| i abic c cc. | I INCU CYC |          | IIIICII GPI | IIIICI VAI |

| Timer              | Source clock  |               |                         |                    |  |  |  |  |  |
|--------------------|---------------|---------------|-------------------------|--------------------|--|--|--|--|--|
| Counter<br>setting | 4096 Hz       | 64 Hz         | "Second"                | "Minute"<br>update |  |  |  |  |  |
| Setting            | TSEL1,0 = 0,0 | TSEL1,0 = 0,1 | update<br>TSEL1,0 = 1,0 | TSEL1,0 = 1,1      |  |  |  |  |  |
| 0                  | -             | -             | -                       | -                  |  |  |  |  |  |
| 1                  | 244.14 μs     | 15.625 ms     | 1 s                     | 1 min              |  |  |  |  |  |
| 2                  | 488.28 μs     | 31.25 ms      | 2 s                     | 2 min              |  |  |  |  |  |
| :                  | :             | :             | :                       | :                  |  |  |  |  |  |
| 41                 | 10.010 ms     | 640.63 ms     | 41 s                    | 41 min             |  |  |  |  |  |
| 205                | 50.049 ms     | 3.203 s       | 205 s                   | 205 min            |  |  |  |  |  |
| 410                | 100.10 ms     | 6.406 s       | 410 s                   | 410 min            |  |  |  |  |  |
| 2048               | 500.00 ms     | 32.000 s      | 2048 s                  | 2048 min           |  |  |  |  |  |
| :                  | :             | :             | :                       | :                  |  |  |  |  |  |
| 4095               | 0.9998 s      | 63.984 s      | 4095 s                  | 4095 min           |  |  |  |  |  |

 Time error in fixed-cycle timer
 A time error in the fixed-cycle timer will produce a positive or negative time period error in the selected source clock.

#### 8.3.4. Fixed-cycle timer start timing

Counting down of the fixed-cycle timer value starts at the rising edge of the SCL signal that occurs when the TE value is changed from "0" to "1" (after bit 0 is transferred).



Figure 8-5. Fixed-cycle Timer start-timing.

In case 0004h is preset.



Figure 8-6. Source clock and fixed-cycle timer

#### 8.4. Time Update Interrupt Function

The time update interrupt function generates interrupt events at one-second or one-minute intervals, according to the timing of the internal clock.

When an interrupt event occurs, the UF bit value becomes "1" and the /INT pin goes to low level to indicate that an event has occurred. (However, when a fixed-cycle timer interrupt event has been generated, low-level output from the /INT pin occurs only when the value of the control register's UIE bit is "1". This /INT status is automatically cleared (/INT status changes from low level to Hi-Z) earliest 7.813 ms (fixed value) after the interrupt occurs.



Figure 8-7. Time Update Interrupt

#### 8.4.1. Time update interrupt function diagram



Figure 8-8. Time Update Interrupt Timing Chart.

- (1) A time update interrupt event occurs when the internal clock's value matches either the second update time or the minute update time. The USEL bit's specification determines whether it is the second update time or the minute update time that must be matched.
- (2) When a time update interrupt event occurs, the UF bit value becomes "1".
- (3) When the UF bit value is "1" its value is retained until it is cleared to zero.
- (4) When a time update interrupt occurs, /INT pin output is low if UIE = "1".
  \* If UIE = "0" when a timer update interrupt occurs, the /INT pin status remains Hi-Z.
- (5) Each time an event occurs, /INT pin output is low only up to the tRTN time (which is fixed as 7.813 ms for time update interrupts) after which it is automatically cleared to Hi-Z.
  - \* /INT pin output goes low again when the next interrupt event occurs.
- (6) As long as /INT = low, the /INT pin status does not change, even if the UF bit value changes from "1" to "0".
- (7) When /INT = low, the /INT pin status changes from low to Hi-Z as soon as the UIE bit value changes from "1" to "0".



Figure 8-9. Time Update Interrupt Block Diagram

8.4.2. Related registers for time update interrupt functions.

Table 8-39. Related registers for time update interrupt functions.

| Address | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0D, 1D  | Extension Register | TEST  | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
| 0E, 1E  | Flag Register      | 0     | 0     | UF    | TF    | AF    | 0     | VLF   | VDET  |
| 0F, 1F  | Control Register   | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | 0     | 0     | RESET |

- \*) "o" indicates write-protected bits. A zero is always read from these bits.
- \* Before entering settings for operations, we recommend writing a "0" to the UIE bit to prevent hardware interrupts from occurring inadvertently while entering settings.
- \* When the RESET bit value is "1" time update interrupt events do not occur.
- \* Although the time update interrupt function cannot be fully stopped, if "0" is written to the UIE bit, the time update interrupt function can be prevented from changing the /INT pin status to low.
- 1) USEL (Update Interrupt Select) bit

This bit is used to select "second" update or "minute" update as the timing for generation of time update interrupt events.

Table 8-40 USEL bit.

| USEL         | Data | Description                                                                                |  |  |  |  |  |  |
|--------------|------|--------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Write/Dood   | 0    | Selects "second update" (once per second) as the timing for generation of interrupt events |  |  |  |  |  |  |
| Write/Read - | 1    | Selects "minute update" (once per minute) as the timing for generation of interrupt events |  |  |  |  |  |  |

#### 2) UF (Update Flag) bit

Once it has been set to "0", this flag bit value changes from "0" to "1" when a time update interrupt event occurs. When this flag bit = "1" its value is retained until a "0" is written to it.

Table 8-41. UF bit

| UF    | Data | Description                                                                                                                                                             |  |  |  |  |  |  |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Write | 0    | The UF bit is cleared to zero to prepare for the next status detection  * Clearing this bit to zero does not enable the /INT low output status to be cleared (to Hi-Z). |  |  |  |  |  |  |
|       | 1    | Invalid (writing a 1 will be ignored)!                                                                                                                                  |  |  |  |  |  |  |
|       | 0    | Time update interrupt events are not detected.                                                                                                                          |  |  |  |  |  |  |
| Read  | 1    | Time update interrupt events are detected. (The result is retained until this bit is cleared to zero.)                                                                  |  |  |  |  |  |  |

#### 3) UIE (Update Interrupt Enable) bit

When a time update interrupt event occurs (UF bit value changes from "0" to "1"), this bit selects whether to generate an interrupt signal (/INT status changes from Hi-Z to low) or to not generate it (/INT status remains Hi-Z)

| Table o TE. OIL bit | Tabl | e 8-42 | 2. UI | E bit |
|---------------------|------|--------|-------|-------|
|---------------------|------|--------|-------|-------|

| UIE        | Data | Description                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write/Read | 0    | 1) Does not generate an interrupt signal when a time update interrupt event occurs (/INT remains Hi-Z) 2) Cancels interrupt signal triggered by time update interrupt event (/INT changes from low to Hi-Z).  * Even when the UIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = "L").                                         |
|            | 1    | When a time update interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).  * When a time update interrupt event occurs, low-level output from the /INT pin occurs only when the UIE bit value is "1". Earliest 7.813 ms after the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low to Hi-Z). |

#### 8.5. Alarm Interrupt Function

The alarm interrupt generation function generates interrupt events for alarm settings such as date, day, hour, and minute settings.

When an interrupt event occurs, the AF bit value is set to "1" and the /INT pin goes to low level to indicate that an event has occurred.



Figure 8-10. Alarm Interrupt

#### 8.5.1. Diagram of alarm interrupt function



Figure 8-11. Alarm Interrupt Timing Chart.

- (1) The minute, hour, day and date, when an alarm interrupt event is supposed to occur has to be set in advance, along with the WADA bit (Note) Even if the current date/time is used as the setting, the alarm will not occur until the counter counts up to the current date/time (i.e., an alarm will occur next time, not immediately).
- (2) When a time update interrupt event occurs, the AF bit values becomes "1".
- (3) When the AF bit = "1", its value is retained until it is cleared to zero.
- (4) If AIE = "1" when an alarm interrupt occurs, the /INT pin output goes low.
  - \* When an alarm interrupt event occurs, /INT pin output goes low, and this status is then held until it is cleared via the AF bit or AIE bit.
- (5) If the AIE value is changed from "1" to "0" while /INT is low, the /INT status immediately changes from low to Hi-Z. After the alarm interrupt occurs and before the AF bit value is cleared to zero, the /INT status can be controlled via the AIE bit.
- (6) If the AF bit value is changed from "1" to "0" while /INT is low, the /INT status immediately changes from low to



Hi-Z.

(7) If the AIE bit value is "0" when an alarm interrupt occurs, the /INT pin status remains Hi-Z.



Figure 8-12. Alarm Interrupt Block Diagram

8.5.2. Related registers

Table8-43. Alarm Related Registers

| ables 16.7 Maint Related Registers |                    |       |       |       |       |       |       |       |       |
|------------------------------------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Address                            | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| 01, 11                             | MIN                | 0     | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 02, 12                             | HOUR               | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |
| 03, 13                             | WEEK               | 0     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| 04, 14                             | DAY                | 0     | 0     | 20    | 10    | 8     | 4     | 2     | 1     |
| 08                                 | MIN Alarm          | ΑE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 09                                 | HOUR Alarm         | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0A                                 | WEEK Alarm         | AE    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| UA                                 | DAY Alarm          | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0D, 1D                             | Extension Register | TEST  | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
| 0E, 1E                             | Flag Register      | 0     | 0     | UF    | TF    | AF    | 0     | VLF   | VDET  |
| 0F, 1F                             | Control Register   | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | 0     | 0     | RESET |

<sup>\*1) &</sup>quot;o" indicates write-protected bits. A zero is always read from these bits.

- \* Before entering settings for operations, we recommend writing a "0" to the AIE bit to prevent hardware interrupts from occurring inadvertently while entering settings.
- \* When the alarm interrupt function is not being used, the Alarm registers (Reg 08h to 0Ah) can be used as a RAM register. In such cases, be sure to write "0" to the AIE bit.
- \* When the AIE bit value is "1" and the Alarm registers (Reg 08h to 0Ah) is being used as a RAM register, /INT may be assert to low level unintentionally.

<sup>\*2)</sup> Bits marked with "•" are RAM bits that can contain any value and are read/write-accessible.

#### 1) WADA (Week Alarm /Day Alarm) bit

The alarm interrupt function uses either "Day" or "Week" as its target. The WADA bit is used to specify either WEEK or DAY as the target for alarm interrupt events.

Table 8-44. WADA bit

| WADA       | Data | Description                                                    |  |  |  |  |  |
|------------|------|----------------------------------------------------------------|--|--|--|--|--|
| Write/Read | 0    | Sets WEEK as target of alarm function (DAY setting is ignored) |  |  |  |  |  |
|            | 1    | Sets DAY as target of alarm function (WEEK setting is ignored) |  |  |  |  |  |

#### 2) Alarm registers

Table 8-45. Alarm Registers

| Address | Function   | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 08      | MIN Alarm  | AE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 09      | HOUR Alarm | ΑE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0.4     | WEEK Alarm | ۸۲    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| 0A      | DAY Alarm  | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |

The minute, hour, day and date when an alarm interrupt event will occur is set using this register and the WADA bit.

In the WEEK alarm /Day alarm register (Reg - 0Ah), the setting selected via the WADA bit determines whether WEEK alarm data or DAY alarm data will be set. If WEEK has been selected via the WADA bit, multiple days can be set (such as Monday, Wednesday, Friday, Saturday).

When the settings made in the alarm registers and the WADA bit match the current time, the AF bit value is changed to "1". At that time, if the AIE bit value has already been set to "1", the /INT pin goes low. Note: AE-bit is low active, so in order to enable 1 interrupt every hour once the actual minutes match the alarm setting, it is necessary to set the AE of register 08h to 0 and the AE of 09h and 0Ah to 1. In order to generate an alarm interrupt only once a week, all 3 AE-bits have to be set "0

- \*1) The alarm function is not a HW feature but software function inside the RTC!
- \*2) In case "AE" bit of register 0Ah is set to "1", the day will be ignored and an interrupt occurs ones the actual time matches the minutes and/or hour setting of the alarm register.

  (Example) Write 80h (AE = "1") to the WEEK Alarm /DAY Alarm register (Reg 0Ah):

  Only the hour and minute settings are used as alarm comparison targets. The week and date settings are not used as alarm comparison targets.

  As a result, alarm occurs if only the hour and minute values match the alarm data.
- \*3) If all three AE bit values are "1" the week/date and time settings are ignored, and an alarm interrupt event will occur once per minute.

#### 3) AF (Alarm Flag) bit

When this flag bit value is already set to "0", occurrence of an alarm interrupt event changes it to "1". When this flag bit value is "1", its value is retained until a "0" is written to it.

Table 8-46. AF bit

| AF    | Data | Description                                                                                                                                                                                                |  |  |  |  |  |
|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Write | 0    | The AF bit is cleared to zero to prepare for the next status detection  * Clearing this bit to zero enables /INT low output to be canceled (/INT remains Hi-Z) when an alarm interrupt event has occurred. |  |  |  |  |  |
| 1     |      | Invalid (writing a 1 will be ignored)!                                                                                                                                                                     |  |  |  |  |  |
|       | 0    | Alarm interrupt events are not detected.                                                                                                                                                                   |  |  |  |  |  |
| Read  | 1    | Alarm interrupt events are detected. (Result is retained until this bit is cleared to zero.)                                                                                                               |  |  |  |  |  |

#### 4) AIE (Alarm Interrupt Enable) bit

When an alarm interrupt event occurs (when the AF bit value changes from "0" to "1"), this bit's value specifies whether an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

Table 8-47. AIE bit

| AIE        | Data | Description                                                                                                                                                                                                                                                                                                                                                           |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write/Read | 0    | 1) When an alarm interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status remains Hi-Z).  2) When an alarm interrupt event occurs, the interrupt signal is canceled (/INT status changes from low to Hi-Z).  * Even when the AIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = "L"). |
|            | 1    | When an alarm interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).  * When an alarm interrupt event occurs, low-level output from the /INT pin occurs only when the AIE bit value is "1". This value is retained (not automatically cleared) until the AF bit is cleared to zero.                                         |

#### 8.5.3. Examples of alarm settings

1) Example of alarm settings when "Day" has been specified (and WADA bit = "0")

Table 8-48. Examples of alarm setting 1

|                                                                             | Reg – A |   |   |               |   |   |   |   | Reg - 9       | Reg - 8      |
|-----------------------------------------------------------------------------|---------|---|---|---------------|---|---|---|---|---------------|--------------|
| Day is specified  WADA bit = "0"                                            | 7       | 6 | 5 | bit<br>4<br>T | 3 | 2 | 1 |   | HOUR<br>Alarm | MIN<br>Alarm |
| Monday through Friday, at 7:00 AM * Minute value is ignored                 | 0       | 0 | 1 | 1             | 1 | 1 | 1 | 0 | 07 h          | AE = 1       |
| Every Saturday and Sunday, for 30 minutes each hour * Hour value is ignored | 0       | 1 | 0 | 0             | 0 | 0 | 0 | 1 | AE = 1        | 30 h         |
| Every day, at 6:59 AM                                                       |         | 1 | 1 | 1             |   | 1 | 1 | 1 | 18 h          | 59 h         |
|                                                                             |         | X | X | X             | X | X | X | X | 1011          | 59 II        |

X: Don't care

2) Example of alarm settings when "Day" has been specified (and WADA bit = "1")

Table8-49. Examples of alarm setting 2

|                                                                                  |   |   |   | Reg            | j - A |   |   | Reg - 9 | Reg - 8       |              |
|----------------------------------------------------------------------------------|---|---|---|----------------|-------|---|---|---------|---------------|--------------|
| Day is specified  WADA bit = "1"                                                 | 7 | 6 | 5 | bit<br>4<br>10 | 3     | 2 | 1 |         | HOUR<br>Alarm | MIN<br>Alarm |
| First of each month, at 7:00 AM  * Minute value is ignored                       | 0 | 0 | 0 | 0              | 0     | 0 | 0 | 1       | 07 h          | AE = 1       |
| 15 <sup>th</sup> of each month, for 30 minutes each hour * Hour value is ignored | 0 | 0 | 0 | 1              | 0     | 1 | 0 | 1       | AE = 1        | 30 h         |
| Every day, at 6:59 PM                                                            |   | X | X | X              | X     | X | X | X       | 18 h          | 59 h         |

X: Don't care

**RX8900 SA / CE** 

#### 8.6. The interrupt functions via /INT-pin or polling.

1) How to identify events, when the interruption was occurred.

/INT output pin is common output terminal of interrupt events of three types (Fixed-cycle timer interrupt, Alarm interrupt, Time update interrupt).
When INT asserted to Low, the system can determine in which interruption was occurred, by confirming status of (TF,AF, UF).

2) The method of detection of interruption with not using an INT output.

1. be left open INT.

2. be clears to 0 in TIE, AIE, and UIE bits.
3. monitor the TF, AF, UF. (Polling).

#### 8.7. Temperature compensation function.

#### 8.7.1. over view

During the production process of the RTC, we are programming the individual characteristics of the built-in crystal into the non-volatile memory of the RTC. The build-in temperature sensor measures the actual temperature of the module and compensates the oscillation frequency of the crystal oscillator using the stored compensation data. This way not only the time information is temperature compensated, but as well the FOUT signal, even when outputting 32.768kHzThis function works in the supply voltage range VTEM.

#### 8.7.2. Related registers for temperature compensation function

Table 8-50. Temperature compensation Register

| Address [h] | Function         | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0F,1F       | Control Register | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | 0     | 0     | RESET |

1) CSEL1, CSEL0 bit (Compensation Interval Select 1.0)

This bit sets an interval of a temperature compensation operation.

Current consumption decreases when increasing the Compensation Interval by means CSEL1,0.CSEL1,0 is set at the time of initial power-up to ("0"."1") .

Table 8-51. CSEL bits

| CSEL1 | CSEL0 | Compensation Interval |
|-------|-------|-----------------------|
| 0     | 0     | 0.5 s                 |
| 0     | 1     | 2.0 s                 |
| 1     | 0     | 10 s                  |
| 1     | 1     | 30 s                  |

Even if the power supply voltage falls below VTEM and a VDET bit is set to "1", the temperature compensation operation is performed again if the supply voltage raises above VTEM.

#### 8.8. Battery backup switchover function

#### 8.8.1. Description of Battery backup switchover function

This function consists of a supply voltage detector "Voltage Detector", which detects if the main supply voltage "VDD" drops below a threshold (VDET3). During the voltage detection period, the built-in Pch-switch located between the main supply voltage pin "VDD" and the backup power supply pin "VBAT".(see Figure 8-13.) is opened,

in case of VDET3 < VDD, the RTC moves back into Normal Mode, else (VDD  $\leq$  VDET3) it switches into Backup Mode.

To be able to measure the supply voltage applied to VDD-pin, the Pch-switch opens once every second and the diode stops current flows from VBAT over the RTC into VDD.



Figure 8-13. Battery Backup Switchover Block Diagram

#### 8.8.2. The power switchover control.

To enable the battery backup switchover function, the voltage comparator (VDD Detector) should be activated by means of the VDETOFF bit. If VDETOFF=0, the power switchover function is activated and in case VDETOFF=1 this function is OFF.

In case the power switchover function is activated, the internal COMPEN signal is generated 62.5msec after the second counter incremented and thus the voltage comparator becomes active.

The comparator active period (VDD measurement period) is controlled through BKSMP0, BKSMP1 bits. There are two modes, VDET3 < VDD (Normal Mode), VDD  $\leq$  VDET3 (Backup Mode).

- < Normal Mode > VDD voltage is detected every one second.
  Comparator function intermittently ON, Pch-Switch intermittently OFF
  In case of VDD ≤ VDET3, it moves to Backup Mode.
- < Backup Mode > VDD voltage is detected every one second.
  Comparator function intermittently ON, Pch-Switch OFF in Backup Mode
  In case of VDET3 < VDD, it moves to Normal Mode.</p>

#### 8.8.3. Battery Backup switchover related register.

Table 8-52. Battery Backup switchover related register.

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3       | bit 2 | bit 1  | bit 0  |
|---------|-----------------|-------|-------|-------|-------|-------------|-------|--------|--------|
| 18      | Backup Function | 0     | 0     | 0     | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 |

This register controls comparator, Pch-Switch, status and detection period.

#### 8.8.4. Battery Backup switchover related register setting.

After power on reset, VDETOFF=0, SWOFF= 0, BKSMP0=0, BKSMP1=0 are set as default value.

So 1sec after power on reset, VDD voltage is detected and goes to Normal Mode (VDET3 < VDD) or Backup Mode (VDD  $\leq$  VDET3).

The duration of VDD voltage detection is controlled by means of BKSMP0-bit, BKSMP1-bit and can be set to be 2msec, 16msec, 128sec or 256msec. VDD voltage is detected at the end of this time, so at the falling edge of the comparator ON signal.

Table 8-53. Battery Backup switchover related register setting

| VDD detector | VDETOFF | SWOFF | BKSMP1 | BKSMP0 | VDET3<br>Sampling<br>operation<br>period | Pch-Switch<br>ON/OFF | Remarks                                          |   |   |       |           |  |
|--------------|---------|-------|--------|--------|------------------------------------------|----------------------|--------------------------------------------------|---|---|-------|-----------|--|
|              |         |       | 0      | 0      | 2ms                                      | 2ms OFF              | VDETOFF:0,BKSMP1:0<br>,BKSMP0:0 default          |   |   |       |           |  |
| ON           | 0       | ×     | 0      | 1      | 16ms                                     | 16ms OFF             |                                                  |   |   |       |           |  |
| ON           | Ü       |       | U      | ^      | ^                                        |                      |                                                  | 1 | 0 | 128ms | 128ms OFF |  |
|              |         |       |        | 1      | 256ms                                    | 256ms OFF            |                                                  |   |   |       |           |  |
| OFF          | 1       | 0     | Х      | Х      | OFF                                      | ON                   | VDD and<br>VBAT short circuit via Pch-<br>switch |   |   |       |           |  |
|              |         | 1     | Х      | Х      | OFF                                      | OFF                  | VDD connected via diode to VBAT                  |   |   |       |           |  |

X = Don't care.

Table 8-54. Diode (between VDD and VBAT) reference characteristic's

| term                         | Characteristics                           | Condition                      |
|------------------------------|-------------------------------------------|--------------------------------|
| On-Resistance of Pch-Switch. | 100 ohm (typ)                             | VDD = 3.0 V 25 degree C        |
| Vf                           | 0.60 V / 1 mA (typ)<br>0.85V / 10mA (typ) | VDD = 3.0 V 25 degree C        |
| IR                           | Less than 4 nA                            | VDD = 5.5 V -40 to 85 degree C |

8.8.5. Mode flow of the battery backup switchover function.

VDD drop below VDET3 can only be detected while the Pch-Switch is OFF (Comparator is enabled.). In case a VDD drop below VDET3 is detected, the Pch-Switch stays OFF (open), and RTC enters Backup-mode. When VDD is detected to be higher than VDET3, the Pch-Switch switches back to ON (closed), and RTC remains or enters Normal-mode.



Figure 8-14. Mode flow of the backup power supply switchover function.

8.8.6. The pros and cons of detection period (2msec, 16msec, 128msec and 256msec)

Since a VDD drop below VDET3 is only detected while the Pch-switch is open, user should carefully set the VDD detection period (by means of BKSMP0 and BKSMP1) to make sure the VDD voltage applied to the RTC VDD-pin falls below the VDET3 threshold during this time.

Table 8-55. The pros and cons of detection period setting.

| Term                                                | VDD voltage of                                                | Remarks                                                   |                                                                                       |
|-----------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|
|                                                     | [2 ms] ~                                                      | [256 ms]                                                  |                                                                                       |
| Current consumption (Normal Mode)                   | small                                                         | large                                                     | Longer detecting period increases  VDD Detector current consumption.                  |
| Backup battery Charging effectiveness (Normal Mode) | Smaller detection period makes better charging effectiveness. |                                                           | During detection period、Backup battery is charged through Diode.                      |
| Actual VDD voltage detecting period (Normal Mode)   | Smaller detection period is better for slower VDD falling.    | Longer detection period is better for prompt VDD falling. | Voltage detection is possible during detection period. (See Figure 8-16, Figure 8-17) |



Figure 8-15. Timing chart of the battery backup power switchover function

If the voltage detection period is not set long enough by means of BKSMP0 and BKSMP1, a steep VDD voltage drop might not be detected and thus the backup power supply is discharged into VDD. Between the voltage detection periods once per second, the Pch-switch is closed and thus the backup power supply discharges into VDD as well. To avoid this backup battery discharge, a diode might be set between VDD pin to power line. (See 8-8-7 Ex.4)



Figure 8-16. VDD drop detection 1



Figure 8-17. VDD drop detection 2

### 8.8.7 Connection examples

### [Ex-1] Single power supply.

External supply should be connected to both VDD and VBAT.

In this case, interface (I2C, FOUT) are active in a supply voltage range

| from 1.6V | to 5.5V     | anytim   | e.         |       |             |       |        |        |
|-----------|-------------|----------|------------|-------|-------------|-------|--------|--------|
| Address   | Bit 7 Bit 6 | Bit 6    | Bit 5      | Bit 4 | Bit 3       | Bit 2 | Bit 1  | Bit 0  |
| 18h       | 0           | 0        | 0          | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 |
| Data      | 0           | 0        | 0          | 0     | 1           | Х     | Х      | Х      |
| Dorto     | X = Do      | n't care | ) <u>.</u> | •     |             |       | •      |        |





Figure 8-18. EX.1

### Ex-2] Non- rechargeable battery. ex. CR2032, AAA-battery

When VDD shut to OFF,

Battery current is leak to VDD(0.0V) while 1sec(Max.).

Refer Figure 8-16.

| Address Bi | Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1  | Bit 0  |
|------------|----------|-------|-------|-------|-------------|-------|--------|--------|
| 18h        | 0        | 0     | 0     | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 |
| Data       | 0        | 0     | 0     | 0     | 0           | 0     | X      | Χ      |
|            | C = 0 1ı | ıF    | •     |       |             |       |        | •      |

R = 100ohm(Min.) D = Schottky Barrier type Parts



### [Ex-3] Rechargeable battery. ex. EDLC, ML-series

In this case the current limiting resistor on VBAT should be set to 100 Ohm. Smaller resistor value brings over current to the RTC.

Bigger resistor value might make the supply voltage of the RTC to drop below VLOW or VDET at the time of power-switchover.

When a bigger higher resistor value is required to control the charging current to EDLC, or while 1sec(Max.), current leak into VDD(0.0V) from VBAT is so serious in system, it is recommended to use connection example Ex.4.

| concac in c | , 0 (0111, 10 | 10 10001 | 1111101140 | a to a | 00 001111   | 0000011 07 | tampio Ex. i | •      |
|-------------|---------------|----------|------------|--------|-------------|------------|--------------|--------|
| Address     | Bit 7         | Bit 6    | Bit 5      | Bit 4  | Bit 3       | Bit 2      | Bit 1        | Bit 0  |
| 18h         | 0             | 0        | 0          | 0      | VDET<br>OFF | SWOFF      | BKSMP1       | BKSMP0 |
| Data        | 0             | 0        | 0          | 0      | 0           | 0          | Х            | Х      |
|             |               | _        |            |        |             |            |              |        |

C = 0.1uF. R = 100ohm(Min.)Parts

X = Don't care.



### [Ex-4] For using high value protection resistor.

This circuit is recommended in case a current flow for up to 1 sec from VBAT into VDD, before entering backup-mode is not acceptable or in case the current of the EDLC or rechargeable battery has to be limited to values which can't be assured with a R = 100 Ohm as recommended in Ex.3.

| Address | Address Bit 7 Bit | Bit 6 | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1  | Bit 0  |
|---------|-------------------|-------|-------|-------|-------------|-------|--------|--------|
| 18h     | 0                 | 0     | 0     | 0     | VDET<br>OFF | SWOFF | BKSMP1 | BKSMP0 |
| Data    | 0                 | 0     | 0     | 0     | 1           | 0     | Х      | Х      |
|         |                   |       |       |       |             |       |        |        |

C = 0.1uF. (Max.)

R = 100ohm(Min.) to Free. **Parts** 

D = Schottky Barrier type.

X = Don't care



8.8.8 Note: Diode characteristics.

### For example.

In connection Example 2, VDD is 3.3V and CR2032 is 3.0V. when VF of RTC's Diode is 0.6V, out of RTC's Diode is 2.7V. and VF of outside Diode is 0.2V, VBAT voltage is 2.8V. In this case, even if VDD is active, RTC use 2.8V from CR2032 anytime. as a results, CR2032 life very shorten than an assumption. In a choice of a diode, consider balance of the voltage carefully.



Example of solution for above.

A Schottky diode(D2) is installed in a VDD side.

and RTC's diode is bypassed.

Therefore, voltage drop of VDD depends on only V/F of D2.

As a result, examination of simple circuitry is possible.

| Example                      |       |                                                 |                                         |                    |             |       |            |                                   |                                                                     |
|------------------------------|-------|-------------------------------------------------|-----------------------------------------|--------------------|-------------|-------|------------|-----------------------------------|---------------------------------------------------------------------|
| it just Diode<br>Confirm ead |       |                                                 | teristics                               | carefully          | <u>'</u> .  |       |            |                                   |                                                                     |
| Address                      | Bit 7 | Bit 6                                           | Bit 5                                   | Bit 4              | Bit 3       | Bit 2 | Bit 1      | Bit 0                             | VDD 3.3V                                                            |
| 18h                          | 0     | 0                                               | 0                                       | 0                  | VDET<br>OFF | SWOFF | BKSMP<br>1 | BKSMP0                            | 7                                                                   |
| Data                         | 0     | 0                                               | 0                                       | 0                  | 1           | 0     | Х          | Х                                 | D2                                                                  |
| Parts                        |       | uF.<br>0Ω(Mir<br>02 = Scl<br>id a was<br>VDD is | n.)<br>hottky E<br>sted lea<br>OFF, I/I | ikage c<br>R chara | urrent.     |       |            | 2) is important.<br>racteristics. | VBAT D1 R CR2032 R C R CR2032 R R R R R R R R R R R R R R R R R R R |

### 8.9. Reading/Writing Data via the I<sup>2</sup>C Bus Interface

### 8.9.1. Overview of I2C-BUS

The I<sup>2</sup>C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data transfer signals, acknowledge signals, and so on.

Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level.

During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is output while the SCL line is at high level.

The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse.

### 8.9.2. System configuration

All ports connected to the I<sup>2</sup>C bus must be either open drain or open collector ports in order to enable AND connections to multiple devices.

SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed).



Figure 8-24. I2C bus connection.

Any device that controls the data transmission and data reception is defined as a "Master". and any device that is controlled by a master device is defined as a "Slave".

The device transmitting data is defined as a "Transmitter" and the device receiving data is defined as a receiver"

In the case of this RTC module, controllers such as a CPU are defined as master devices and the RTC module is defined as a slave device. When a device is used for both transmitting and receiving data, it is defined as either a transmitter or receiver depending on these conditions.

### 8.9.3. Starting and stopping I<sup>2</sup>C bus communications



Figure 8-25. I2C bus START, RESRART timing.

- 1) START condition, repeated START condition, and STOP condition
  - (1) START condition
    - The SDA level changes from high to low while SCL is at high level.
  - (2) STOP condition
    - This condition regulates how communications on the I<sup>2</sup>C-BUS are terminated.
       The SDA level changes from low to high while SCL is at high level.
  - (3) Repeated START condition (RESTART condition)
    - In some cases, the START condition occurs between a previous START condition and the next STOP condition, in which case the second START condition is distinguished as a RESTART condition. Since the required status is the same as for the START condition, the SDA level changes from high to low while SCL is at high level.

### 2) Caution points

- \*1) The master device always controls the START, RESTART, and STOP conditions for communications.
- \*2) The master device does not impose any restrictions on the timing by which STOP conditions affect transmissions, so communications can be forcibly stopped at any time while in progress. (However, this is only when this RTC module is in receiver mode (data reception mode = SDA released).
- \*3) When communicating with this RTC module, the series of operations from transmitting the START condition to transmitting the STOP condition should occur within 0.95 seconds. (A RESTART condition may be sent between a START condition and STOP condition, but even in such cases the series of operations from transmitting the START condition to transmitting the STOP condition should still occur within 0.95 seconds.)

If this series of operations requires **0.95 seconds or longer**, the I<sup>2</sup>C bus interface will be automatically cleared and set to standby mode by this RTC module's bus timeout function. Note with caution that both write and read operations are invalid for communications that occur during or after this auto clearing operation. (When the read operation is invalid, all data that is read has a value of "1"). Restarting of communications begins with transfer of the START condition again

\*4) When communicating with this RTC module, wait **at least 1.3 µs (see the tBUF rule)** between transferring a STOP condition (to stop communications) and transferring the next START condition (to start the next round of communications).



Figure 8-26. I2C bus START STOP condition

### 8.9.4. Data transfers and acknowledge responses during I<sup>2</sup>C-BUS communications

### 1) Data transfers

Data transfers are performed in 8-bit (1 byte) units once the START condition has occurred. There is no limit on the amount (bytes) of data that are transferred between the START condition and STOP condition. (However, the transfer time must be no longer than 0.95 seconds.)

The address auto increment function operates during both write and read operations.

After address Fh, incrementation goes to address 0h.

Updating of data on the transmitter (transmitting side)'s SDA line is performed while the SCL line is at low level. The receiver (receiving side) receives data while the SCL line is at high level.



Figure 8-27. I2C bus data transfer

\* Note with caution that if the SDA data is changed while the SCL line is at high level, it will be treated as a START, RESTART, or STOP condition.

### 2) Data acknowledge response (ACK signal)

When transferring data, the receiver generates a confirmation response (ACK signal, low active) each time an 8-bit data segment is received. If there is no ACK signal from the receiver, it indicates that normal communication has not been established. (This does not include instances where the master device intentionally does not generate an ACK signal.)

Immediately after the falling edge of the clock pulse corresponding to the 8th bit of data on the SCL line, the transmitter releases the SDA line and the receiver sets the SDA line to low (= acknowledge) level.



Figure 8-28. I2C bus data acknowledge response

After transmitting the ACK signal, if the Master remains the receiver for transfer of the next byte, the SDA is released at the falling edge of the clock corresponding to the 9th bit of data on the SCL line. Data transfer resumes when the Master becomes the transmitter.

When the Master is the receiver, if the Master does not send an ACK signal in response to the last byte sent from the slave, that indicates to the transmitter that data transfer has ended. At that point, the transmitter continues to release the SDA and awaits a STOP condition from the Master.

### 8.9.5. Slave address

The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device.

All communications begin with transmitting the [START condition] + [slave address (+ R/W specification)]. The receiving device responds to this communication only when the specified slave address it has received matches its own slave address.

Slave addresses have a fixed length of 7 bits. This RTC's slave address is **[0110 010\*]**. An R/W bit ("\*" above) is added to each 7-bit slave address during 8-bit transfers.

Table 8-56, I2C Bus Slave address

| Table 6 66. 126 Bac Glave addi 666 |               |               |       |       |       |       |       |       |             |
|------------------------------------|---------------|---------------|-------|-------|-------|-------|-------|-------|-------------|
|                                    | Transfer data | Slave address |       |       |       |       |       |       | R/W bit     |
|                                    |               | bit 7         | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0       |
| Read                               | 65 h          | 0             | 4     | 4     | 0     | ^     | 4     | 0     | 1 (= Read)  |
| Write                              | 64 h          | 0             | 1     | 1     | U     | U     | 1     | U     | 0 (= Write) |

### 8.9.6 I2C bus protocol

In the following sequence descriptions, it is assumed that the CPU is the master and the RX8900 is the slave.

### a. Address specification write sequence

Since the RX8900 includes an address auto increment function, once the initial address has been specified, the RX8900 increments (by one byte) the receive address each time data is transferred.

- (1) CPU transfers start condition [S].
- (2) CPU transmits the RX8900's slave address with the R/W bit set to write mode.
- (3) Check for ACK signal from RX8900.
- (4) CPU transmits write address to RX8900.
- (5) Check for ACK signal from RX8900.
- (6) CPU transfers write data to the address specified at (4) above.
- (7) Check for ACK signal from RX8900.
- (8) Repeat (6) and (7) if necessary. Addresses are automatically incremented.
- (9) CPU transfers stop condition [P].



Figure 8-29. Address specification write sequence

### b. Address specification read sequence

After using write mode to write the address to be read, set read mode to read the actual data.

- (1) CPU transfers start condition [S].
- (2) CPU transmits the RX8900's slave address with the R/W bit set to write mode.
- (3) Check for ACK signal from RX8900.
- (4) CPU transfers address for reading from RX8900.
- (5) Check for ACK signal from RX8900.
- (6) CPU transfers RESTART condition [Sr] (in which case, CPU does not transfer a STOP condition [P]).
- (7) CPU transfers RX8900's slave address with the R/W bit set to read mode.
- (8) Check for ACK signal from RX8900

(from this point on, the CPU is the receiver and the RX8900 is the transmitter).

- (9) Data from address specified at (4) above is output by the RX8900.
- (10) CPU transfers ACK signal to RX8900.
- (11) Repeat (9) and (10) if necessary. Read addresses are automatically incremented.
- (12) CPU transfers ACK signal for "1".
- (13) CPU transfers stop condition [P].



Figure 8-30. Address specification read sequence

c. Read sequence when address is not specified

Once read mode has been initially set, data can be read immediately. In such cases, the address for each read operation is the previously accessed address + 1.

- (1) CPU transfers start condition [S].
- (2) CPU transmits the RX8900's slave address with the R/W bit set to read mode.
- (3) Check for ACK signal from RX8900 (from this point on, the CPU is the receiver and the RX8900 is the transmitter).
- (4) Data is output from the RX8900 to the address following the end of the previously accessed address.
- (5) CPU transfers ACK signal to RX8900.
- (6) Repeat (4) and (5) if necessary. Read addresses are automatically incremented in the RX8900.
- (7) CPU transfers ACK signal for "1".
- (8) CPU transfers stop condition [P].



Figure 8-31. Read sequence when address is not specified

- d. The address auto increment in Read/Write.
  - (1) In Basic time and calendar resister.

Address - - - - - - 08 - 09 - 0A - 0B - 0C - 0D - 0E - 0F - 00 - 01 - 02 - -

(2) In Extension resister

Address - - - - - 18 - 19 - 1A - 1B - 1C - 1D - 1E - 1F - 10 - 11 - 12 - -

### 8.10. Backup and Recovery

- \*This circuit is sensitive to power supply noise and supply voltage should be stabilized to avoid negative impact on the accuracy.
- \* tR1 is needed for a proper power-on reset. If this power-on condition cannot be kept, it is necessary to send an initialization routine to the RTC by software.
- \*In case of repeated ON/OFF of the power supply within short term, it is possible that the power-on reset becomes unstable.

After power-OFF, keep VDD=VBAT=GND for more than 10 seconds for a proper power-on reset.

When Power-on-reset is uncertainty, system can initialize the RTC by the software.

\* When a controller goes to shutdown, a CPU sent STOP condition to RTC, then that I2C communication is complete status is recommended.



Figure 8-32. VDD power supply sequence

Table 8-57. Power supply, detection voltage

| Item                                            | Symbol | Condition            | Min. | Тур. | Max. | Unit.  |
|-------------------------------------------------|--------|----------------------|------|------|------|--------|
| Detection voltage (1) VDET-bit threshold        | VDET   | -                    | 1.9  | 1.95 | 2.0  | V      |
| Detection voltage (2) VLF-bit threshold         | VLOW   | -                    | 1.16 | -    | 1.6  | V      |
| Detection voltage (3) Backup-switchover voltage | VDET3  | -                    | 2.3  | 2.4  | 2.5  | V      |
| Power supply rise time1                         | tR1    | VDD=VSS to 2.5V      | 1    | -    | 10   | ms / V |
| Access wait time (After initial power on)       | tCL    | After VDD=2.5V       | 30   | -    | -    | ms     |
| Access disable hold time                        | tCD    | After stop condition | 0    | -    | _    | μs / V |
| Power supply fall time                          | tF     | VDD=2.5V to VSS      | 2    | -    | -    | μs / V |
| Power supply rise time2                         | tR2    | VDD=VSS to 2.5V      | 15   | -    | -    | μs / V |
| Access wait time (Normal power on)              | tCU    | After VDD=2.5V       | 0    | -    | -    | μS     |

<sup>\* :</sup>tR2 is specifications for an oscillation not to stop. Some clocks are not output by an FOUT terminal.

## 8.11. The note of access to RTC at the time of backup return and initial power supply

Because most of RTC registers are synchronized with the oscillation clock of the built-in crystal oscillator, the RTC does not work normally without the integrated oscillator having stabilized.

- 1) The first, System should confirm status of VLF-bit.
  2) When VLF is "1", system must initialize all of registers.
- 3) When initial-power-ON was given to RTC, wait for tSTA( 3seconds) for setup of time and Calendar. But readout access is permitted after 30ms from VDD=VCLK.



Figure 8-33 Oscillation starting sequence.

### 8.12. Flow chart

The following flow-chart is one example, but it is not necessarily applicable for every use-case and not necessarily the most effective process for individual applications.

# 1) An example of the initialization Ex.1 Initialize



Figure 8-34. An example of the initialization

2) Method of initialization after starting of internal oscillation (VLF stays "0")



Figure 8-35. Method of initialization after starting of internal oscillation (VLF stays "0")

### 3) The setting of the clock and calendar



- Set RESET bit to "1" to prevent timer update in time setting.
- Write information of [ year / month /date [day of the week] hour: minute: second ] which is necessary to set (or reset).
   In case of initialization, please initialize all data.
- Please complete access within 0.95 seconds

Figure 8-36. The setting of the clock and calendar

# 4) The reading of the clock and calendar



- Please complete access within 0.95 seconds
- At the time of a communication start, the Clock & Calendar data are fixed (hold the carry operation), and it is automatically revised at the time of the communication end.
- The access to a clock calendar recommends to have access to continuation by a auto increment function.

Figure 8-37. The reading of the clock and calendar

# 8.13. Connection example with Typical Microcontroller



Figure 8-38. Connection example with Typical Microcontroller

## 8.14. Connection RTC used as a clock source (32 kHz-TCXO)



Figure 8-39. Connection RTC used as a clock source (32 kHz-TCXO)

# 9. External Dimensions / Marking Layout

### 9.1. RX8900SA

### 9.1.1. External dimensions



Figure 9-1. RX8900SA package

### 9.1.2. Marking layout



Figure 9-2. RX8900SA Marking layout

### 9.2. RX8900CE

### 9.2.1. External dimensions



Figure 9-3. RX8900CE package

9.2.2. Marking layout



Figure 9-4. RX8900CE Marking layout

RX8900 SA / CE

### 10 Application Notes

### 1) Notes on handling

This module uses a C-MOS IC to realize low power consumption. Carefully note the following cautions when handling.

While this module has built-in circuitry designed to protect it against electrostatic discharge, the chip could still be damaged by a large discharge of static electricity. Containers used for packing and transport should be constructed of conductive materials. In addition, only soldering irons, measurement circuits, and other such devices which do not leak high voltage should be used with this module, which should also be grounded when such devices are being used.

If a signal with excessive external noise is applied to the power supply or input pins, the device may malfunction or "latch up." In order to ensure stable operation, connect a filter capacitor (preferably ceramic) of greater that 0.1  $\mu$ F as close as possible to the power supply pins (between VDD and GNDs). Also, avoid placing any device that generates high level of electronic noise near this module.

Do not layout signal lines to the shaded area in the figure shown in Fig. 1 and, if possible, embed this area in a GND land.

### (3) Voltage levels of input pins

When the mid-voltage(near to 50% of VDD) is applied to input-pins, it may occur the current increase, decrease of the margin of noise, and invites a error of functions. should apply near voltage of VDD or GND.

Since the input impedance of the input pins is extremely high, operating the device with these pins in the open circuit state can lead to unstable voltage level and malfunctions due to noise. Therefore, please apply the voltage level to near of VDD or GND.

(5) Installation of charged battery.

When a charged backup battery is installed by soldering, battery connection terminal of RTC should connect to GND, beforehand.

### 2) Notes on packaging

(1) Soldering heat resistance.

If the temperature within the package exceeds +260 °C, the characteristics of the crystal oscillator will be degraded and it may be damaged. The reflow conditions within our reflow profile is recommended. Therefore, always check the mounting temperature and time before mounting this device. Also, check again if the mounting conditions are later changed. \* See Fig. 2 profile for our evaluation of Soldering heat resistance for reference.

### (2) Mounting equipment

While this module can be used with general-purpose mounting equipment, the internal crystal oscillator may be damaged in some circumstances, depending on the equipment and conditions. Therefore, be sure to check this. In addition, if the mounting conditions are later changed, the same check should be performed again.

Depending on the usage conditions, there is a possibility that the crystal oscillator will be damaged by resonance during ultrasonic cleaning. Since the conditions under which ultrasonic cleaning is carried out (the type of cleaner, power level, time, state of the inside of the cleaning vessel, etc.) vary widely, this device is not warranted against damage during ultrasonic cleaning

### (4) Mounting orientation

This device can be damaged if it is mounted in the wrong orientation. Always confirm the orientation of the device before mounting.

### (5) Leakage between pins

Leakage between pins may occur if the power is turned on while the device has condensation or dirt on it. Make sure the device is dry and clean before supplying power to it.



Figure 12-1. Reference profile for

# lables Table 3-1. Pin Description Table 4-1. Absolute Maximum Rating Table 5-1. Recommended Operating Conditions Table 6-1. Frequency Characteristics Table 7-1 DC Characteristics Table 7-1 DC Characteristics Table 8-1 Basic time and calendar registers Table 8-2. Register table (Temperature Data, Backup power supply control register) Table 8-3 Register Guick Reference Table 8-4. Clock Counter Registers Table 8-5 Second Counter Register Table 8-5 Minute Counter Register Table 8-6 Minute Counter Register Table 8-7 Hour Counter Register Table 8-7 Hour Counter Register Table 8-8. Calendar counter Register Table 8-9. Week Counter Register Table 8-10. Date Counter Register Table 8-11. Day Counter Register Table 8-13. Month counter Register Table 8-15. Alarm Registers Table 8-15. Alarm Registers Table 8-17. Extension Register Table 8-18. Alarm Registers Table 8-19. USEL bit Table 8-19. USEL bit Table 8-20. FSEL bits Table 8-21. TSEL bits Table 8-22. Flag Register Table 8-25. Control Register Table 8-26. CSEL bits Table 8-27. UIE bit Table 8-29. ALE bit Table 8-30. Temperature Data Register Table 8-31. SEL bits Table 8-32. Related register From Counter Register Table 8-33. Fisch of Counter Register Table 8-34. Tise bit Table 8-35. Tise bit Table 8-36. Tise bit Table 8-37. Tise bit Table 8-38. Fisch of Counter Registers Table 8-39. Related registers for function of time update interrupts Table 8-31. Fisch bit Table 8-32. Related registers for function of time update interrupts Table 8-35. Tise bit Table 8-36. Fisch of time update interrupt functions. Table 8-37. Tise bit Table 8-38. Fisch of Cycle timer interrupt interval Table 8-39. Related registers for time update interrupt functions. Table 8-44. WADA bit Table 8-45. Alarm Registers Table 8-46. AF bit Table 8-49. Examples of alarm setting 1 Table 8-40. Temperature compensation Register 11. Tables Table 8-46. AF bit Table 8-47. AIE bit Table 8-48. Examples of alarm setting 1 Table 8-49. Examples of alarm setting 2 Table 8-50. Temperature compensation Register Table 8-51. CSEL bits Table 8-52. Battery Backup switchover related register. Table 8-53. Battery Backup switchover related register setting Table 8-54. Diode (between VDD and VBAT) reference characteristic's Table 8-55. The pros and cons of detection period setting. Table 8-56. I2C Bus Slave address Table 8-57. Power supply. detection voltage Table 8-57. Power supply, detection voltage

```
Figure 2-1. Block Diagram
Figure 3-1. Package
Figure 7-1. Temperature compensation current consumption
Figure 7-2 I2C Bus Timing Chart
Figure 7-3. I2C bus current consumption
Figure 8-1 32768Hz Divider, Counter, FOUT
Figure 8-2 Fixed-cycle Timer Interrupt
Figure 8-3 Fixed-cycle Timer Interrupt Timing Chart.
Figure 8-4 Fixed-cycle Timer Interrupt Block Diagram
Figure 8-5 Fixed-cycle Timer start-timing.
Figure 8-6 Source clock and fixed-cycle timer
Figure 8-7. Time Update Interrupt
Figure 8-8. Time Update Interrupt Timing Chart.
Figure 8-9. Time Update Interrupt Block Diagram
Figure 8-9. Time Update Interrupt Block Diagram
Figure 8-11. Alarm Interrupt Timing Chart
Figure 8-12. Alarm Interrupt Block Diagram
Figure 8-13. Battery Backup Switchover Block Diagram
Figure 8-14. Mode flow of the backup power supply switchover function.
Figure 8-15. Timing chart of the backup power switchover function
Figure 8-16. VDD drop detection 1
Figure 8-17. D drop detection 2
Figure 8-18. EX.1
Figure 8-20. EX.3
Figure 8-21. EX.4
Figure 8-22. EX.5
Figure 8-23. EX.6
Figure 8-24. I2C bus connection
Figure 8-25. I2C bus START, RESRART timing.
Figure 8-26. I2C bus data transfer
Figure 8-28. I2C bus data ransfer
Figure 8-29. Address specification write sequence
Figure 8-30. Address specification read sequence
Figure 8-31. Read sequence when address is not specified
Figure 8-32. VDD power supply sequence
12. Figures
                                                                               Figure 8-30. Address specification read sequence
Figure 8-31. Read sequence when address is not specified
Figure 8-32. VDD power supply sequence
Figure 8-33. Oscillation starting sequence
Figure 8-34. An example of the initialization
Figure 8-35. Method of initialization after starting of internal oscillation (VLF stays "0")
Figure 8-36. The setting of the clock and calendar
Figure 8-37. The reading of the clock and calendar
Figure 8-38. Connection example with Typical Microcontroller
Figure 8-39. Connection RTC used as a clock source (32 kHz-TCXO)
Figure 9-1. RX8900SA package
Figure 9-2. RX8900CE Marking layout
Figure 9-3. RX8900CE Marking layout
```

# **Application Manual**

### **AMERICA**

Epson America, Inc.

Headquarter

3840 Kilroy Airport Way Long Beach, California 90806-2452 USA

Phone: (1)-562-290-4677

San Jose Office 214 Devcon Drive, San Jose, CA 95112, U.S.A.

Phone: (1)-800-228-3964 or (1)-408-922-0200

### **EUROPE**

**Epson Europe Electronics GmbH** 

Headquarter

Riesstrasse 15, 80992 Munich, Germany Phone: (49)-(0)89-14005-0 Fax: (49)-(0)89-14005-110

### **ASIA**

Epson (China) Co., Ltd.

4F, Tower 1 of China Central Place, 81 Jianguo Street, Chaoyang District, Beijing, 100025 China Headquarter

Phone: (86) 10-8522-1199 Fax: (86) 10-8522-1125

Shanghai Branch High-Tech Building,900 Yishan Road Shanghai 200233,China

Phone: (86) 21-5423-5577 Fax: (86) 21-5423-4677
Room 804-805, 8F, Tower 2, Ali Center, No.3331 Keyuan South Rosd, Shenzhen Bay, Nanshan District, Shenzhen, 518054 China Shenzhen Branch

Phone: (86) 755-3299-0588 Fax: (86) 755-3299-0560

Epson Hong Kong Ltd.

Unit 715-723 7/F Trade Square, 681 Cheung Sha Wan Road, Kowloon, Hong Kong

Phone: (86) 755-2699-3828 (Shenzhen Branch) Fax: (86) 755-2699-3838 (Shenzhen Branch)

Epson Taiwan Technology & Trading Ltd.

15F, No.100, Songren Rd., Sinyi Dist.,

Taipei City 110, Taiwan Phone: (886) 2-8786-6688 Fax: (886)2-8786-6660

Epson Singapore Pte. Ltd.

No 1 HarbourFront Place, #03-02 HarbourFront Tower One, Singapore 098633.

Phone: (65)- 6586-5500 Fax: (65) 6271-3182

Seiko Epson Corporation Korea Office

19F (63Bldg.,Yoido-dong) 50, 63-ro, Yeongdeungpo-gu, Seoul, 07345, Korea

Phone: (82) 2-784-6027 Fax: (82) 2-767-3677

# SEIKO EPSON CORPORATION

**Distributor** 

Electronic devices information on WWW server

www5.epsondevice.com/en/



January, 2022

# **Product Configuration System**



# Real Time Clock Modules – I<sup>2</sup>C-Bus



January, 2022 173